over operating free-air temperature range (unless otherwise noted)The following specifications apply after calibration for VA = VDR = VTC = VE = 1.9 V; I and Q channels AC-coupled, FSR pin = high; CL = 10 pF; differential AC-coupled sine wave input clock, fCLK = 1.6 GHz at 0.5 VP-P with 50% duty cycle; VBG = floating; non-extended control mode; Rext = Rtrim = 3300 Ω ±0.1%; analog signal source impedance = 100-Ω differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on.(1)(2)PARAMETER | TEST CONDITIONS | SUB-GROUPS | MIN | NOM(2) | MAX | UNIT |
---|
tCAL | Calibration cycle time | Non-ECM | | | 4.1 × 107 | | Clock Cycles |
ECM; CSS = 0b |
ECM; CSS = 1b |
tCAL_L | CAL pin low time | See Figure 6-8, note (3) | [9, 10, 11] | 1280 | | | Clock Cycles |
tCAL_H | CAL pin high time | See Figure 6-8, note (3) | [9, 10, 11] | 1280 | | | Clock Cycles |
(1) The analog inputs are protected as shown below. Input voltage magnitudes beyond
the
Absolute Maximum Ratings may damage this device.
(2) Typical figures are at TA = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL).
(3) This parameter is specified by design and/or characterization and is not tested in production.