JAJSDJ8A April 2017 – October 2021 ADC12D1620QML-SP
PRODUCTION DATA
Although the ADC12D1620 device is tested and its performance is specified with a differential 1.6-GHz sampling clock, it typically functions well over the input clock-frequency range; see fCLK (min) and fCLK (max) in Converter Electrical Characteristics: AC Electrical Characteristics. Operation up to fCLK (max) is possible if the maximum ambient temperatures indicated are not exceeded. Operating at sample rates above fCLK (max) for the maximum ambient temperature may result in reduced device reliability and product lifetime. This is due to the fact that higher sample rates results in higher power consumption and die temperatures. If in non-LSPSM and fCLK < 300 MHz, enable LFS in the Control Register (Addr: 0h; Bit: 8). In LSPSM, the LFS bit is already enabled.