The following specifications apply after calibration for for VA = VDR = VTC = VE = 1.9 V; I and Q channels AC-coupled, FSR pin = High; CL = 10 pF; differential AC-coupled sine wave input clock, fCLK = 1.6 GHz at 0.5 VP-P with 50% duty cycle; VBG = floating; non-extended control mode; Rext = Rtrim = 3300 Ω ±0.1%; analog signal source impedance = 100-Ω differential; 1:2 demultiplex non-DES mode; I and Q channels; duty-cycle stabilizer on(1)(2)PARAMETER | TEST CONDITIONS | SUB-GROUPS | MIN | TYP(3) | MAX | UNIT |
---|
VIN_RCLK | Differential RCLK input level | Differential peak-to-peak | | | 360 | | mVp-p |
CIN_RCLK | RCLK input capacitance | Differential | | | 0.1 | | pF |
Each input to ground | | | 1 | |
RIN_CLK | RCLK differential input resistance | | | | 100 | | Ω |
IIH_RCLK | Input leakage current | VIN = VA | [1, 2, 3] | | 20 | | μA |
IIL_RCLK | Input leakage current | VIN = GND | [1, 2, 3] | | –32 | | μA |
VO_RCOUT | Differential RCOut output voltage | | | | 360 | | mVp-p |
(1) The analog inputs are protected as shown below. Input voltage magnitudes beyond the
Absolute Maximum Ratings may damage this device.
(2) To ensure accuracy, it is required that VA, VTC, VE and VDR be well bypassed. Each supply pin must be decoupled with separate bypass capacitors.
(3) Typical figures are at TA = 25°C, and represent most likely parametric norms. Test limits are ensured to Texas Instrument's average outgoing quality level (AOQL).