JAJSES4A February 2018 – April 2020 ADC08DJ3200
PRODUCTION DATA.
23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
RESERVED | TAD_INV | ||||||
R/W-0000 000 | R/W-0 | ||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
TAD_COARSE | |||||||
R/W-0000 0000 | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TAD_FINE | |||||||
R/W-0000 0000 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
23-17 | RESERVED | R/W | 0000 000 | RESERVED |
16 | TAD_INV | R/W | 0 | Invert DEVCLK by setting this bit equal to 1. |
15-8 | TAD_COARSE | R/W | 0000 0000 | This register controls the DEVCLK aperture delay adjustment when SRC_EN = 0. Use this register to manually control the DEVCLK aperture delay when SYSREF calibration is disabled. If ADC calibration or JESD204B is running, TI recommends gradually increasing or decreasing this value (1 code at a time) to avoid clock glitches. See the Switching Characteristics table for TAD_COARSE resolution. |
7-0 | TAD_FINE | R/W | 0000 0000 | See the Switching Characteristics table for TAD_FINE resolution. |