JAJSFC7C September 2015 – July 2016 SN65DP149 , SN75DP149
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VI-DC | SCL/SDA_SNK DC input voltage | –0.3 | 5.6 | V | ||
SCL/SDA_CTL, SCL/SDA_SRC DC input voltage | –0.3 | 3.6 | V | |||
VIL | SCL/SDA_SNK, SCL/SDA_SRC Low level input voltage | 0.3 xVCC | V | |||
SCL/SDA_CTL Low level input voltage | 0.3 x VCC | V | ||||
VIH | SCL/SDA_SNK high level input voltage | 3 | V | |||
SCL/SDA_SRC high level input voltage | 0.7 x VCC | V | ||||
SCL/SDA_CTL high level input voltage | 0.7 x VCC | V | ||||
VOL | SCL/SDA_CTL, SCL/SDA_SRC low-level output voltage | I0 = 3 mA and VCC > 2-V | 0.4 | V | ||
I0 = 3 mA and VCC < 2-V | 0.2 x VCC | V | ||||
fSCL | SCL clock frequency fast I2C mode for local I2C control | 400 | kHz | |||
Cbus | Total capacitive load for each bus line (DDC and local I2C pins) | 400 | pF |