JAJSFC7C September 2015 – July 2016 SN65DP149 , SN75DP149
PRODUCTION DATA.
The SNx5DP149 device includes the DP-HDMI adapter ID buffer for HDMI/DVI adaptor recognition, defined by the VESA DisplayPort Dual-Mode Standard Version 1.1, accessible by standard I2C[4] protocols through the DDC interface when the HDMI_SEL/A1 pin is low. The DP-HDMI adapter buffer and extended DDC register for Type 2 capability is accessed at target addresses 80h (Write) and 81h (Read).
The DP-HDMI adapter buffer contains a read-only phrase DP-HDMI ADAPTOR<EOT> converted to ASCII characters, as shown in Table 3, and supports the WRITE command procedures (accessed at target address 80h) to select the subaddress, as recommended in the VESA DisplayPort Interoperability Guideline Adaptor Checklist Version 1.0 section 2.3.
Address | Description | Value HDMI | Value DVI | Read or Read/Write |
---|---|---|---|---|
00h | HDMI ID code | 44h | 00h | Read only |
01h | 50h | 00h | ||
02h | 2Dh | 00h | ||
03h | 48h | 00h | ||
04h | 44h | 00h | ||
05h | 4Dh | 00h | ||
06h | 49h | 00h | ||
07h | 20h | 00h | ||
08h | 41h | 00h | ||
09h | 44h | 00h | ||
0Ah | 41h | 00h | ||
0Bh | 50h | 00h | ||
0Ch | 54h | 00h | ||
0Dh | 4Fh | 00h | ||
0Eh | 52h | 00h | ||
0Fh | 04h | 00h | ||
10h | Video Adaptor Identifier
Bit 2:0 ADAPTOR_REVISION |
0 | 0 | Read only |
Bit 3 Reserved: but 0 for type 2 | 0 | 0 | ||
Bits 7:4 1010 = Dual mode defined by dual mode[1] standard | 1010 | 0 | ||
11h | IEE_OUI first two hex digits | 08h | 08h | Read only |
12h | IEE_OUI second two hex digits | 00h | 00h | Read only |
13h | IEE_OUI third two hex digits | 28h | 28h | Read only |
14h | Device ID | 44h | 44h | Read only |
15h | 50h | 50h | ||
16h | 31h | 31h | ||
17h | 34h | 34h | ||
18h | 39h | 39h | ||
19h | 00h | 00h | ||
1Ah | Hardware revision | 02h | 02h | Read only |
Bits 7:4 major revision | 00h | 00h | ||
Bits 3:0 minor revision | 02h | 02h | ||
1Bh | Firmware or software major revision | 00h | 00h | Read only |
1Ch | Firmware or software minor revision | 00h | 00h | Read only |
1Dh | Max TMDS clock rate
Default value is 88h in HDMI column Note: Value determined by taking clock rate and dividing by 2.5 and converting to HEX. For HDMI2.0 extend as if the clock rate extended instead of its actual method, clock 1/10 DR and not 1/40 DR. |
88h | 42h | Read only |
1Eh | If I2C_DR_CTL = 0 the value is 0Fh → If DDC_AUX_DR_SEL = 0 the value is 0Fh
If I2C_DR_CTL = 1 the value is 1Fh → If DDC_AUX_DR_SEL = 1 then value is 1Fh If I2C_DR_CTL = 0 the value is 0Fh If I2C_DR_CTL = 1 the value is 1Fh |
0Fh | 0Fh | Read only |
1Fh | Reserved | 00h | 00h | Write/Read |
20h | TMDS_OE
Bit 0: 0 = TMDS_ENABLED (default) Bit 0: 1 = TMDS_DISABLED Bits 7:1 Reserved |
00h | 00h | Write/Read |
21h | HDMI Pin Control
Bit 0 = CEC_EN Enables connection between the HDMI CEC pin connected to the sink and the CONFIG2 pin to the upstream device + 27-kΩ pullup. 0 = CEC_ DISABLED (default) 1 = CEC_ ENABLED Bits 7:1 = RESERVED |
00h | 00h | Write/Read |
22h | Writing a bit pattern to this register that is not defined above may result in an unpredictable I2C speed selection, but the adaptor must continue to otherwise work normally. Only applicable when using I2C-over-AUX transport
01h = 1-Kbps 02h = 5-Kbps 04h = 10-Kbps 08h = 100-kbps 10h = 400-Kbps (RSVD in Dual Mode STND) On read, the dual-mode cable adaptor returns a value to indicate the speed currently in use. The default I2C speed prior to software writing to this register is 100-Kbps. Illegal write value shall write register default (08h). This register sets the DDC output DR whether I2C-over-AUX or straight DDC |
08h | 08h | Write/Read |
23h-FFh | Reserved | 00h | 00h | Read |