JAJSFU4 July 2018 TPS650861
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
BUCK3, BUCK4, BUCK5 | ||||||
VIN | Power input voltage | 3.0 | 5.5 | V | ||
VOUT | DC output voltage VID range and options | VID step size = 25 mV, BUCKx_VID[6:0] progresses from 0000001 to 1111111 | 0.425 | 3.575 | V | |
DC output voltage accuracy | VIN = 5.0 V, VOUT = 1, 1.2, 1.35, 1.5, 1.8, 2.5, 3.3 V,
IOUT = 1.5 A |
–2% | 2% | |||
VIN = 3.3 V, VOUT = 1, 1.2, 1.35, 1.5, 1.8 V,
IOUT = 1.5 A |
–2% | 2% | ||||
VIN = 5.0 V, VOUT = 1, 1.2, 1.35, 1.5, 1.8 V, 2.5, 3.3 V,
IOUT = 100 mA |
–2.5% | 2.5% | ||||
VIN = 3.3 V, VOUT = 1, 1.2, 1.35, 1.5, 1.8 V,
IOUT = 100 mA |
–2.5% | 2.5% | ||||
SR(VOUT) | Output DVS slew rate | 3.125 | 4 | mV/µs | ||
IOUT | Continuous DC output current | 3 | A | |||
IIND_LIM | HSD FET current limit | 4.3 | 7 | A | ||
ΔVOUT/ΔVIN | Line regulation | VOUT = 1, 1.2, 1.35, 1.5, 1.8,
2.5, 3.3 V, IOUT = 1.5 A |
–0.5% | 0.5% | ||
ΔVOUT/ΔIOUT | Load regulation | VIN = 5 V, VOUT = 1, 1.2, 1.35, 1.5, 1.8, 2.5, 3.3 V,
IOUT = 0 A to 3 A, referenced to VOUT at IOUT = 1.5 A |
–0.2% | 2% | ||
VTH_PG | Power Good deassertion threshold in percentage of target VOUT | VOUT rising | 108% | |||
VOUT falling | 92% | |||||
VTH_HYS_PG | Power Good reassertion hysteresis entering back into VTH_PG | VOUT rising or falling | 3% | |||
COUT | Output filtering capacitance | 400 | µF | |||
RDIS | Output auto-discharge resistance | BUCKx_DISCHG[1:0] = 01 | 100 | Ω | ||
BUCKx_DISCHG[1:0] = 10 | 200 | |||||
BUCKx_DISCHG[1:0] = 11 | 500 |