JAJSGI5D November 2018 – June 2022 TLIN1441-Q1
PRODUCTION DATA
The VCC pin is the regulated output based on the required voltage. The regulated voltage accuracy is ± 2%. The output is current limited. In the event that the regulator drops out of regulation, the output tracks the input minus a drop based on the load current. When the input voltage drops below the UVSUP threshold, the regulator shuts down until the input voltage returns above the UVSUPR level. The device monitors situations where VCC may drop below the UVCC level thus causing the nRST pin to be pulled low. If after tINACT_FS timer times out and UVCC is still present, the device enters sleep mode. This timer is approximately 250 ms at a minimum. When in PIN mode the timer restarts and once times out, determines the state of the EN pin and enter the mode based upon this state. In SPI mode and failsafe is turned off, it enters sleep mode. If failsafe is turned on, the device enters failsafe mode. An over voltage on VCC, OVCC is also monitored. If the device is in Pin mode, it enters sleep mode. Once in sleep mode, the device waits for 250 ms and then check the status of the EN pin. If high, the device enters normal mode. If the OVCC event is still present, the device enters sleep mode and wait for 250 ms and check the EN pin status. This continues until either the EN pin is low or the OVCC event is cleared. If the device is in SPI mode, the state the device enters depends upon whether failsafe is enabled. If enabled, the device enters failsafe mode, if not it enters sleep mode. If the voltage exceeds the absolute max on the VCC pin, the device could be damaged.