JAJSGI5D November 2018 – June 2022 TLIN1441-Q1
PRODUCTION DATA
When pin 9 (PIN/nCS) is connected to a high-Z processor I/O the device is configured for SPI communication. Registers 8’h13 through 8’h15 control the watchdog function when the device is in SPI communication mode. These register are provided in Table 9-3. The device watchdog can be set as a time-out watchdog or window watchdog by setting 8’h13[6] to the method of choice. The timer is based upon reg8’h13[3:2] WD prescaler and reg8’h14[7:5] WD timer and is in ms. See Table 9-3 for the achievable times.
WD_TIMER (ms) | reg13[5:4] WD_PRE | |||
---|---|---|---|---|
reg14[7:5] | 00 | 01 | 10 | 11 |
000 | 4 | 8 | 12 | 16 |
001 | 32 | 64 | 96 | 128 |
010 | 128 | 256 | 384 | 512 |
011 | 256 | 384 | 512 | 768 |
100 | 512 | 1024 | 1536 | 2048 |
101 | 2048 | 4096 | 6144 | 8192 |
110 | 10240 | 20240 | RSVD | RSVD |
1111 | RSVD | RSVD | RSVD | RSVD |