JAJSGO9C July 2013 – May 2017 TAS5760L
PRODUCTION DATA.
The serial audio port (SAP) receives audio in either I²S, Left Justified, or Right Justified formats. In Hardware Control mode, the device operates only in 32, 48 or 64 x fS I²S mode. In Software Control mode, additional options for left-justified and right justified audio formats are available. The supported clock rates and ratios for Hardware Control Mode and Software Control Mode are detailed in their respective sections below.
The TAS5760L device supports SCLK to LRCK ratios of 32, 48, and 64. If SCLK is running at 64 × LRCK, MCLK can be tied directly to SCLK. Otherwise, MCLK must be driven externally. The valid MCLK to LRCK ratios are 64, 128, 192, 256, 384, and 512, as long as the frequency of MCLK is 25 MHz or less.