JAJSGV7D April 2019 – January 2024 TAS2563
PRODUCTION DATA
Latched interrupt readback.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
INT_LTCH2[7] | INT_LTCH2[6] | INT_LTCH2[5] | INT_LTCH2[4] | INT_LTCH2[3] | INT_LTCH2[2] | INT_LTCH2[1] | INT_LTCH2[0] |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | INT_LTCH2[7] | R | 0h | Interrupt due to DAC MOD clock error (cleared using CLR_INTP_LTCH) 0b = No interrupt 1b = Interrupt |
6 | INT_LTCH2[6] | R | 0h | Interrupt due to Boost Clock error (cleared using CLR_INTP_LTCH) 0b = No interrupt 1b = Interrupt |
5 | INT_LTCH2[5] | R | 0h | Interrupt due to VBAT_POR (cleared using CLR_INTP_LTCH) 0b = No interrupt 1b = Interrupt |
4 | INT_LTCH2[4] | R | 0h | Interrupt due to PLL LOCK (cleared using CLR_INTP_LTCH) 0b = No interrupt 1b = Interrupt |
3 | INT_LTCH2[3] | R | 0h | Interrupt due to DC DETECT (cleared using CLR_INTP_LTCH) 0b = No interrupt 1b = Interrupt |
2 | INT_LTCH2[2] | R | 0h | Interrupt due to BOOST OV Clamp (cleared using CLR_INTP_LTCH) 0b = No interrupt 1b = Interrupt |
1 | INT_LTCH2[1] | R | 0h | Interrupt due to CP PG(cleared using CLR_INTP_LTCH) 0b = No interrupt 1b = Interrupt |
0 | INT_LTCH2[0] | R | 0h | Interrupt due to DEVICE POWER UP(cleared using CLR_INTP_LTCH) 0b = No interrupt 1b = Interrupt |