JAJSJH8A October 2020 – May 2021 DAC61402 , DAC81402
PRODUCTION DATA
Return to Register Map.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-00h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | DACB-SYNC-EN | DACA-SYNC-EN | RESERVED | |||
R-0h | R-0h | R/W-0h | R/W-0h | R-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-4 | RESERVED | R | 000h | Reserved for factory use |
3 | RESERVED | R | 0h | Reserved for factory use |
2 | DACB_SYNC_EN | R/W | 0h | When set to 1, the corresponding DAC is
set to update in response to an LDAC trigger (synchronous mode). When cleared to 0, the corresponding DAC output is set to update immediately on SYNC rising edge (asynchronous mode). |
1 | DACA_SYNC_EN | R/W | 0h | |
0 | RESERVED | R | 0h | Reserved for factory use |