JAJSJH8A October 2020 – May 2021 DAC61402 , DAC81402
PRODUCTION DATA
PARAMETER | MIN | NOM | MAX | UNIT | |
---|---|---|---|---|---|
fSCLK | SCLK frequency | 20 | MHz | ||
tSCLKHIGH | SCLK high time | 25 | ns | ||
tSCLKLOW | SCLK low time | 25 | ns | ||
tSDIS | SDIN setup | 5 | ns | ||
tSDIH | SDIN hold | 5 | ns | ||
tCSS | SYNC to SCLK falling edge setup | 20 | ns | ||
tCSH | SCLK falling edge to SYNC rising edge | 5 | ns | ||
tCSHIGH | SYNC high time | 25 | ns | ||
tSDOZ | SDO driven to tri-state mode | 0 | 20 | ns | |
tSDODLY | SDO output delay from SCLK rising edge | 0 | 20 | ns |