JAJSPW8E march 2011 – february 2023 ADS4222 , ADS4225 , ADS4226 , ADS4242 , ADS4245 , ADS4246
PRODUCTION DATA
The functions controlled by each parallel pin are described in Table 8-6, Table 8-7, and Table 8-8. A simple way of configuring the parallel pins is shown in Figure 8-16.
VOLTAGE APPLIED ON SCLK | DESCRIPTION |
---|---|
Low | Low-speed mode is disabled |
High | Low-speed mode is enabled(1) |
VOLTAGE APPLIED ON SEN | DESCRIPTION |
---|---|
0 (+50 mV/0 mV) | Twos complement and parallel CMOS output |
(3/8) AVDD (±50 mV) | Offset binary and parallel CMOS output |
(5/8) 2AVDD (±50 mV) | Offset binary and DDR LVDS output |
AVDD (0 mV/–50 mV) | Twos complement and DDR LVDS output |
CTRL1 | CTRL2 | CTRL3 | DESCRIPTION |
---|---|---|---|
Low | Low | Low | Normal operation |
Low | Low | High | Not available |
Low | High | Low | Not available |
Low | High | High | Not available |
High | Low | Low | Global power-down |
High | Low | High | Channel A standby, channel B is active |
High | High | Low | Not available |
High | High | High | MUX mode of operation, channel A and B data are multiplexed and output on the DB[13:0] pins. |