JAJSRV2A
April 2024 – June 2024
TPS561243
,
TPS561246
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Adaptive On-Time Control and PWM Operation
6.3.2
Eco-mode Control
6.3.3
Soft Start and Prebiased Soft Start
6.3.4
Large Duty Operation
6.3.5
Current Protection
6.3.6
Enable Circuit
6.3.7
Undervoltage Lockout (UVLO) Protection
6.3.8
Thermal Shutdown
6.4
Device Functional Modes
6.4.1
Eco-mode Operation
6.4.2
FCCM Mode Operation
7
Application and Implementation
7.1
Application Information
7.2
Typical Application
7.2.1
Design Requirements
7.2.2
Detailed Design Procedure
7.2.2.1
Custom Design With WEBENCH® Tools
7.2.2.2
Output Voltage Resistors Selection
7.2.2.3
Output Filter Selection
7.2.2.4
Input Capacitor Selection
7.2.2.5
Bootstrap Capacitor Selection
7.2.3
Application Curves
7.3
Power Supply Recommendations
7.4
Layout
7.4.1
Layout Guidelines
7.4.2
Layout Example
8
Device and Documentation Support
8.1
Device Support
8.1.1
Development Support
8.1.1.1
Custom Design With WEBENCH® Tools
8.2
ドキュメントの更新通知を受け取る方法
8.3
サポート・リソース
8.4
Trademarks
8.5
静電気放電に関する注意事項
8.6
用語集
9
Revision History
10
Mechanical, Packaging, and Orderable Information
7.4.1
Layout Guidelines
Make V
IN
and GND traces as wide as possible to reduce trace impedance. The wide areas can also benefit for heat dissipation.
Place the input capacitor and output capacitor as close to the device as possible to minimize trace impedance.
Provide sufficient vias for the input capacitor and output capacitor.
Keep the SW trace as physically short and wide as practical to minimize radiated emissions.
Do not allow switching current to flow under the device.
Connect a separate VOUT path to the upper feedback resistor.
Make a Kelvin connection to the GND pin for the feedback path.
Place a voltage feedback loop away from the high voltage switching trace, and preferably with ground shield.
Make the trace of the FB node as small as possible to avoid noise coupling.
Make the GND trace between the output capacitor and the GND pin as wide as possible to minimize trace impedance.