JAJST23 June 2024 BQ41Z50
ADVANCE INFORMATION
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
VFETON | CHG pin voltage with respect to BAT, DSG pin voltage with respect to BAT, 5V ≤ VBAT ≤ 28V, VPACK ≤ VDSG | CHG/DSG CL = 10nF, RL = 10MΩ, ILEAK = 100nA | 8.5 | 10 | 12 | V | |
VFETON_LOBAT | CHG pin voltage with respect to BAT, DSG pin voltage with respect to BAT, VSWITCHOVER- (MAX) ≤ VBAT < 5V, VPACK ≤ VDSG | TA = -25°C to 65°C, CHG/DSG CL = 10nF, RL = 10MΩ, ILEAK = 100nA | 3.95 | 12 | V | ||
VFETON_LOBAT | CHG pin voltage with respect to BAT, DSG pin voltage with respect to BAT, VSWITCHOVER- (MAX) ≤ VBAT < 5V, VPACK ≤ VDSG | CHG/DSG CL = 10nF, RL = 10MΩ, ILEAK = 100nA | 3.3 | 12 | V | ||
VCHGFETOFF | CHG off voltage with respect to BAT | CHG/DSG CL = 10nF, RL = 10MΩ, steady state value | 0.4 | V | |||
VDSGFETOFF | DSG off voltage with respect to PACK | CHG/DSG CL = 10nF, RL = 10MΩ, steady state value | 0.7 | V | |||
tFET_ON | CHG and DSG rise time | CHG/DSG CL = 10nF, RL = 10MΩ, RGATE = 5.1kΩ, 0V to 4V gate-source overdrive, VBAT = VCC ≥ 3.6V | 90 | 200 | µs | ||
tFET_OFF | DSG fall time | VBAT = VCC ≥ 3.6V, DSG CL = 10nF, RL = 10MΩ, RGATE = 5.1kΩ, 90% to 15% of V(FETON) | 140 | 250 | µs | ||
VBAT = VCC < 3.6V, DSG CL = 10nF, RL = 10MΩ, RGATE = 5.1kΩ, 90% to 15% of V(FETON) | 140 | 400 | |||||
CHG fall time | VBAT = VCC ≥ 3.6V, CHG CL = 10nF, RL = 10MΩ, RGATE = 5.1kΩ, 90% to 15% of V(FETON) | 110 | 160 | ||||
VBAT = VCC < 3.6V, CHG CL = 10nF, RL = 10MΩ, RGATE = 5.1kΩ, 90% to 15% of V(FETON) | 110 | 160 |