SLAU847D October 2022 – May 2024 MSPM0L1105 , MSPM0L1106 , MSPM0L1117 , MSPM0L1227 , MSPM0L1227-Q1 , MSPM0L1228 , MSPM0L1228-Q1 , MSPM0L1303 , MSPM0L1304 , MSPM0L1304-Q1 , MSPM0L1305 , MSPM0L1305-Q1 , MSPM0L1306 , MSPM0L1306-Q1 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346 , MSPM0L2227 , MSPM0L2228 , MSPM0L2228-Q1
The ADC core converts an analog input to its digital representation. The core uses two voltage levels (VR+ and VR-) to define the upper and lower limits of the conversion. The digital output (NADC) is full scale when the input signal is equal to or higher than VR+, and is zero when the input signal is equal to or lower than VR-. The input channel and the positive reference voltage level (VR+) are defined in the conversion-control memory.
Equation 8 below shows the conversion formula for the ADC result, NADC, for n-bit resolution mode.
Given that VR- is 0V in this ADC, the equation for NADC becomes:
Equation 10 below describes the input voltage at which the ADC output saturates: