SLVUAW9C September 2016 – February 2020 UCD90320
This paged Read/Write Byte command configures if a given rail can be margined, and if so, how. GPI Rail does not support margin function.
Bit(s) | Name | Description | |
---|---|---|---|
Byte 0 | |||
7:5 | Reserved | Reserved | |
4:0 | PWM Pin | Selects the PWM pin. This value is a PWM-capable pin ID from Table 11. | |
The frequency for the PWM is configured with the PWM_CONFIG command. | |||
Byte 1 | |||
7:6 | Mode(1) | b’00: | DISABLE - Margining is disabled |
b’01: | ENABLE_HIGH_IMPEDANCE - When not margining, the PWM pin is put in a high-impedance state | ||
b’10: | ENABLE_ACTIVE_TRIM - When not margining, the PWM duty cycle is continuously adjusted to keep the voltage at VOUT_COMMAND | ||
b’11: | ENABLE_FIXED_DUTY_CYCLE - When not margining, the PWM duty cycle is set to a fixed duty cycle | ||
5 | Ignore Faults | When margining is enabled with a pin, this bit determines if faults (over-voltage and under-voltage) are ignored or not. | |
4 | Duty Cycle | This bit determines the relationship between the duty cycle and the output voltage. The output voltage increases when the duty cycle: | |
1 – increases
0 – decreases |
|||
3:0 | Reserved | Reserved |