SLVUBX0A
July 2021 – January 2022
TPSM8A28
,
TPSM8A29
Trademarks
1
Introduction
2
Description
3
Getting Started With the TPSM8A29EVM
3.1
J1 - Input Voltage Supply Connector
3.2
J4 and J7 - Positive and Negative Output Connectors
3.3
J2 - Enable Header
3.4
J5 - Switching Frequency and Operating Mode
3.5
J6 - Output Voltage Selection Header
4
Test Point Description
4.1
TP12 - SS/REF_IN
4.2
TP14 - VCC
5
Test Setup and Results
5.1
Startup Procedure
5.2
Efficiency
5.3
Load Regulation
5.4
Line Regulation
5.5
Output Voltage Ripple
5.6
Startup and Shutdown
5.7
Load Transient
5.8
Bode Plot
6
TPSM8A29EVM Schematic
7
TPSM8A29EVM PCB Layers
8
TPSM8A29EVM Bill of Materials
9
Revision History
5.8
Bode Plot
Equation 10.
V
IN
= 12 V, V
OUT
= 1.0 V, C
OUT
= 8x47 μF
V
IN
= 12 V
I
OUT
= 15 A
f
sw
= 600 kHz
Internal bias
FCCM
Figure 5-32
Bode Plot, V
OUT
= 1 V, I
OUT
= 15 A