SLVUCJ9 February 2023 LP8764-Q1 , TPS6594-Q1
These settings detail the voltages, configurations, and monitoring of the LDO rails stored in the NVM. All these settings can be changed though I2C after startup. Some settings, typically the enable bits, are also changed by the PFSM, as described in GUID-C4EB5B6E-C9E2-46E0-B5A5-085D4EE72490.html#GUID-C4EB5B6E-C9E2-46E0-B5A5-085D4EE72490.
After the GUID-9E18C445-7F77-47F6-9860-9BB40CA11E88.html#GUID-9E18C445-7F77-47F6-9860-9BB40CA11E88 sequence has completed, the LDOx_EN and LDOx_VMON_EN bits are set and the LDOx_RV_SEL bit is cleared for all LDOs. The other bits remain unchanged, but are still accessible via I2C.
Register Name | Field Name | TPS65941120-Q1 | TPS65941421-Q1 | ||
---|---|---|---|---|---|
Value | Description | Value | Description | ||
LDO1_CTRL | LDO1_EN | 0x0 | Disabled; LDO1 regulator. | 0x0 | Disabled; LDO1 regulator. |
LDO1_SLOW_RAMP | 0x0 | 25mV/us max ramp up slew rate for LDO output from 0.3V to 90% of LDOn_VSET | 0x0 | 25mV/us max ramp up slew rate for LDO output from 0.3V to 90% of LDOn_VSET | |
LDO1_PLDN | 0x1 | 125 Ohm | 0x1 | 125 Ohm | |
LDO1_VMON_EN | 0x0 | Disable OV and UV comparators. | 0x0 | Disable OV and UV comparators. | |
LDO1_RV_SEL | 0x1 | Enabled | 0x1 | Enabled | |
LDO2_CTRL | LDO2_EN | 0x0 | Disabled; LDO2 regulator. | 0x0 | Disabled; LDO2 regulator. |
LDO2_SLOW_RAMP | 0x0 | 25mV/us max ramp up slew rate for LDO output from 0.3V to 90% of LDOn_VSET | 0x0 | 25mV/us max ramp up slew rate for LDO output from 0.3V to 90% of LDOn_VSET | |
LDO2_PLDN | 0x1 | 125 Ohm | 0x1 | 125 Ohm | |
LDO2_VMON_EN | 0x0 | Disabled; OV and UV comparators. | 0x0 | Disabled; OV and UV comparators. | |
LDO2_RV_SEL | 0x1 | Enabled | 0x1 | Enabled | |
LDO3_CTRL | LDO3_EN | 0x0 | Disabled; LDO3 regulator. | 0x0 | Disabled; LDO3 regulator. |
LDO3_SLOW_RAMP | 0x0 | 25mV/us max ramp up slew rate for LDO output from 0.3V to 90% of LDOn_VSET | 0x0 | 25mV/us max ramp up slew rate for LDO output from 0.3V to 90% of LDOn_VSET | |
LDO3_PLDN | 0x1 | 125 Ohm | 0x1 | 125 Ohm | |
LDO3_VMON_EN | 0x0 | Disabled; OV and UV comparators. | 0x0 | Disabled; OV and UV comparators. | |
LDO3_RV_SEL | 0x1 | Enabled | 0x1 | Enabled | |
LDO4_CTRL | LDO4_EN | 0x0 | Disabled; LDO4 regulator. | 0x0 | Disabled; LDO4 regulator. |
LDO4_SLOW_RAMP | 0x0 | 25mV/us max ramp up slew rate for LDO output from 0.3V to 90% of LDOn_VSET | 0x0 | 25mV/us max ramp up slew rate for LDO output from 0.3V to 90% of LDOn_VSET | |
LDO4_PLDN | 0x1 | 125 Ohm | 0x1 | 125 Ohm | |
LDO4_VMON_EN | 0x0 | Disabled; OV and UV comparators. | 0x0 | Disabled; OV and UV comparators. | |
LDO4_RV_SEL | 0x1 | Enabled | 0x1 | Enabled | |
LDO1_VOUT | LDO1_VSET | 0x8 | 0.80 V | 0x8 | 0.80 V |
LDO1_BYPASS | 0x0 | Linear regulator mode. | 0x0 | Linear regulator mode. | |
LDO2_VOUT | LDO2_VSET | 0x3a | 3.30 V | 0x3a | 3.30 V |
LDO2_BYPASS | 0x1 | Bypass mode. | 0x1 | Bypass mode. | |
LDO3_VOUT | LDO3_VSET | 0x1c | 1.80 V | 0x8 | 0.80 V |
LDO3_BYPASS | 0x0 | Linear regulator mode. | 0x0 | Linear regulator mode. | |
LDO4_VOUT | LDO4_VSET | 0x38 | 1.800 V | 0x38 | 1.800 V |
LDO1_PG_WINDOW | LDO1_OV_THR | 0x3 | +5% / +50 mV | 0x3 | +5% / +50 mV |
LDO1_UV_THR | 0x3 | -5% / -50 mV | 0x3 | -5% / -50 mV | |
LDO2_PG_WINDOW | LDO2_OV_THR | 0x7 | +10% / +100mV | 0x7 | +10% / +100mV |
LDO2_UV_THR | 0x7 | -10% / -100mV | 0x7 | -10% / -100mV | |
LDO3_PG_WINDOW | LDO3_OV_THR | 0x3 | +5% / +50 mV | 0x3 | +5% / +50 mV |
LDO3_UV_THR | 0x3 | -5% / -50 mV | 0x3 | -5% / -50 mV | |
LDO4_PG_WINDOW | LDO4_OV_THR | 0x3 | +5% / +50 mV | 0x3 | +5% / +50 mV |
LDO4_UV_THR | 0x3 | -5% / -50 mV | 0x3 | -5% / -50 mV |