SLVUCJ9 February 2023 LP8764-Q1 , TPS6594-Q1
There are different orderable part numbers (OPNs) of the devices available with unique NVM settings to support different end product use cases and processor types. The unique NVM settings for each PMIC device are optimized per PDN design to support different processors, processing loads, SDRAM types, system functional safety levels, and end product features (such as low power modes, processor voltages, and memory subsystems). The NVM settings can be identified by both NVM_ID and NVM_REV registers. Each PMIC device is distinguished by the part number, NVM_ID, and NVM_REV values listed in #GUID-8650D7EF-CD5B-4514-840C-F2D39F08176D/TABLE_ZN5_PHR_QMB.
PDN USE CASE | PDN | Orderable Part Number | TI_NVM_ID (TI_NVM_REV) | Orderable Part Number | TI_NVM_ID (TI_NVM_REV) |
Orderable Part Number |
TI_NVM_ID(TI_NVM_REV) |
---|---|---|---|---|---|---|---|
|
0A | TPS65941120 RWERQ1 | 0x20 (0x04) | TPS65941421 RWERQ1 | 0x21 (0x02) |
LP876411B5RQKRQ1 |
0xB5 (0x02) |