SLVUCO6 june 2023 TPSI2072-Q1
Table 2-2 shows an overview of the input/output connectors. Table 2-2 shows the test points and jumpers.
Connector | Label | Description |
---|---|---|
J1 | HV1 | Secondary side positive input 1 |
J2 | SM | Voltage sense output |
J3 | HV– | Secondary side negative input |
J4 | VDD | Primary Side supply |
J5 | GND | Primary Side GND |
J6 | EN1_EXTERNAL | External Enable 1 Signal |
J8 | EN2_EXTERNAL | External Enable 2 signal |
J10 | HV2 | Secondary side positive input 2 |
Test Point, Jumper | Label | Description |
---|---|---|
TP1 | VDD | Primary side supply test point |
TP2 | EN1_EXTERNAL | EN1_EXTERNAL test point |
TP3, TP4 | GND | Primary side ground test point |
TP5 | S1 | Secondary side HV1 voltage after resistor chain |
TP6 | SM | Thermal Pin |
TP7 | S2 | Secondary side HV2 voltage after resistor chain |
TP8 | HV- | HV– secondary side test point |
TP9 | EN2_EXTERNAL | EN2_EXTERNAL test point |
J7 | EN1_X/EN1/VDD | Connects EN1_X to EN1, or EN1 to VDD. Allows for external enable signal to be used instead of EN1 being signaled by VDD |
J9 | EN2_X/EN2/VDD | Connects EN2_X to EN2, or EN2 to VDD. Allows for external enable signal to be used instead of EN2 being signaled by VDD |
J11 | Stitching Capacitor Jumper | Connects interlayer stitching capacitor (20 pF) between primary and secondary ground to improve EMI performance. |