SNVU886 September 2024 TPS37100-Q1
The TPS3710X-Q1 family of devices contain an adjustable reset time delay pin (CTR) that controls the time with which both the OUT A pin and OUT B pin de-asserts after reaching the valid condition. The user can adjust the configuration of this pin via the jumper located at J5.
The TPS37100-Q1 family of devices contain an adjustable sense time delay pin (CTS) that controls the time with which both the OUT A and OUT B asserts after reaching the invalid condition. The user can adjust the configuration of this pin via the jumper located at J6. Refer to Section 2.1.1 for jumper connections and TPS37100-Q1 data sheet for capacitor values and sense delay timing.
Table 2-4 show the calculated typical delay values for the capacitor options on the TPS3710XEVM.
Capacitor Values |
Calculated Delay |
---|---|
CTS & CTR = 33nF | 119ms |
CTS & CTR = 100nF | 360ms |
CTS & CTR = 1uF | 3.6s |