SPRACQ1 May 2020 TMS320F28374D , TMS320F28374S , TMS320F28375D , TMS320F28375S , TMS320F28376D , TMS320F28376S , TMS320F28377D , TMS320F28377S , TMS320F28379D , TMS320F28379S , TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The F2837x documents refer to PBIST as the controller that executes configurable memory tests routines as part of the boot up sequence. In F2838x documents and in future C2000 device documents, this module is referred to as memory power on self-test (MPOST). MPOST is enabled as part of the boot up sequence in both the F2837x and F2838x devices. HWBIST is a self-test controller for the CPU for fault coverage in safety applications. HWBIST can be invoked from user application code on both F2838x and F2837x device.