SPRACQ1 May 2020 TMS320F28374D , TMS320F28374S , TMS320F28375D , TMS320F28375S , TMS320F28376D , TMS320F28376S , TMS320F28377D , TMS320F28377S , TMS320F28379D , TMS320F28379S , TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Reset topology on F2838x is the same as on F2837x. Just like F2837x, CPU1 controls the reset for CPU2 and CM as well. CPU1 system reset (CPU1.SYSRSn) resets CPU2 and CM subsystem as well. SOFTPRESx registers, that have reset control bits for all the peripherals accessible from CPU1 (and CPU2 if shared with CPU2), are accessible from CPU1 only. CM has CMSOFTPRESETx registers to control the reset for all the peripherals accessible from CM.
Below is the list of new enhancements on F2838x:
For more details on Reset, see the TMS320F2838x Microcontrollers Technical Reference Manual.