SPRUHM9H October 2014 – May 2024 TMS320F28075 , TMS320F28075-Q1 , TMS320F28076
For more details on using the clock synchronization feature, see Section 20.4.3.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
SRGR2 | 15 | GSYNC | Sample rate generator clock synchronization | R/W | 0 | |
GSYNC is used only when the input clock source for the sample rate generator is external—on the MCLKR or MCLKX pin. | ||||||
GSYNC = 0 | The sample rate generator clock (CLKG) is free running. CLKG oscillates without adjustment, and FSG pulses every (FPER + 1) CLKG cycles. | |||||
GSYNC = 1 | Clock synchronization is performed. When a pulse is detected on the FSR pin:
|