SPRUHM9H October 2014 – May 2024 TMS320F28075 , TMS320F28075-Q1 , TMS320F28076
The data on SDA must be stable during the high period of the clock (see Figure 19-5). The high or low state of the data line, SDA, must change only when the clock signal on SCL is low.