SPRUHM9H October 2014 – May 2024 TMS320F28075 , TMS320F28075-Q1 , TMS320F28076
The MEP logic is capable of placing an edge in one of 255 (8 bits) discrete time steps (see the device data sheet for typical MEP step size). The MEP works with the TBM and CCM registers to be certain that time steps are applied and that edge placement accuracy is maintained over a wide range of PWM frequencies, system clock frequencies, and other operating conditions. Table 14-14 shows the typical range of operating frequencies supported by the HRPWM.
System (MHz) |
MEP Steps Per EPWMCLK (1)(2)(3) | PWM Minimum (Hz) (4) |
PWM Maximum (MHz) |
Resolution at Maximum (Bits) (5) |
---|---|---|---|---|
60.0 | 93 | 916 | 3.00 | 10.9 |
70.0 | 79 | 1068 | 3.50 | 10.6 |
80.0 | 69 | 1221 | 4.00 | 10.4 |
90.0 | 62 | 1373 | 4.50 | 10.3 |
100.0 | 56 | 1526 | 5.00 | 10.1 |