SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Address Offset | 0x0000 0000 | ||
Physical Address | 0x489D 0000 | Instance | VPE_TOP_LEVEL |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
PID |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | PID | R | 0x0 |
VPE Register Manual |
Address Offset | 0x0000 0010 | ||
Physical Address | 0x489D 0010 | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STANDBYMODE | IDLEMODE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:6 | RESERVED | R | 0x0 | |
5:4 | STANDBYMODE | Configuration of the local initiator state management mode. By definition, initiator may generate read/write transaction as long as it is out of STANDBY state 0x0: Force-standby mode: local initiator is unconditionally placed in standby state. Backup mode, for debug only 0x1: No-standby mode: local initiator is unconditionally placed out of standby state. Backup mode, for debug only 0x2: Same behavior as bit-field value of 0x1. 0x3: Reserved | RW | 0x2 |
3:2 | IDLEMODE | Configuration of the local target state management mode. By definition, target can handle read/write transaction as long as it is out of IDLE state 0x0: Force-idle mode: local target's idle state follows (acknowledges) the system's idle requests unconditionally, i.e. regardless of the IP module's internal requirements. Backup mode, for debug only 0x1: No-idle mode: local target never enters idle state. Backup mode, for debug only 0x2: Smart-idle mode: local target's idle state eventually follows (acknowledges) the system's idle requests, depending on the IP module's internal requirements. IP module shall not generate (IRQ- or DMA-request-related) wakeup events 0x3: Smart-idle wakeup-capable mode: local target's idle state eventually follows (acknowledges) the system's idle requests, depending on the IP module's internal requirements. IP module may generate (IRQ- or DMA-request-related) wakeup events when in idle state. Mode is only relevant if the appropriate IP module "swakeup" output(s) is (are) implemented | RW | 0x2 |
1:0 | RESERVED | R | 0x0 |
VPE Functional Description |
VPE Register Manual |
Address Offset | 0x0000 0020 | ||
Physical Address | 0x489D 0020 | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DEI_FMD_INT_RAW | RESERVED | VPDMA_INT0_DESCRIPTOR_RAW | VPDMA_INT0_LIST7_NOTIFY_RAW | VPDMA_INT0_LIST7_COMPLETE_RAW | VPDMA_INT0_LIST6_NOTIFY_RAW | VPDMA_INT0_LIST6_COMPLETE_RAW | VPDMA_INT0_LIST5_NOTIFY_RAW | VPDMA_INT0_LIST5_COMPLETE_RAW | VPDMA_INT0_LIST4_NOTIFY_RAW | VPDMA_INT0_LIST4_COMPLETE_RAW | VPDMA_INT0_LIST3_NOTIFY_RAW | VPDMA_INT0_LIST3_COMPLETE_RAW | VPDMA_INT0_LIST2_NOTIFY_RAW | VPDMA_INT0_LIST2_COMPLETE_RAW | VPDMA_INT0_LIST1_NOTIFY_RAW | VPDMA_INT0_LIST1_COMPLETE_RAW | VPDMA_INT0_LIST0_NOTIFY_RAW | VPDMA_INT0_LIST0_COMPLETE_RAW |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | R | 0x0 | |
18 | DEI_FMD_INT_RAW | DEI Film Mode Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
17 | RESERVED | RW | 0x0 | |
16 | VPDMA_INT0_DESCRIPTOR_RAW | VPDMA INT0 Descriptor Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT0_LIST7_NOTIFY_RAW | VPDMA INT0 List7 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT0_LIST7_COMPLETE_RAW | VPDMA INT0 List7 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT0_LIST6_NOTIFY_RAW | VPDMA INT0 List6 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT0_LIST6_COMPLETE_RAW | VPDMA INT0 List6 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT0_LIST5_NOTIFY_RAW | VPDMA INT0 List5 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT0_LIST5_COMPLETE_RAW | VPDMA INT0 List5 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT0_LIST4_NOTIFY_RAW | VPDMA INT0 List4 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT0_LIST4_COMPLETE_RAW | VPDMA INT0 List4 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT0_LIST3_NOTIFY_RAW | VPDMA INT0 List3 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT0_LIST3_COMPLETE_RAW | VPDMA INT0 List3 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT0_LIST2_NOTIFY_RAW | VPDMA INT0 List2 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_LIST2_COMPLETE_RAW | VPDMA INT0 List2 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_LIST1_NOTIFY_RAW | VPDMA INT0 List1 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_LIST1_COMPLETE_RAW | VPDMA INT0 List1 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_LIST0_NOTIFY_RAW | VPDMA INT0 List0 Notify Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_LIST0_COMPLETE_RAW | VPDMA INT0 List0 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
VPE Register Manual |
Address Offset | 0x0000 0024 | ||
Physical Address | 0x489D 0024 | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP1_CHR_DS_1_UV_ERR_INT_RAW | RESERVED | DEI_ERROR_INT_RAW | RESERVED | VPDMA_INT0_CLIENT_RAW | RESERVED | VPDMA_INT0_CHANNEL_GROUP5_RAW | VPDMA_INT0_CHANNEL_GROUP4_RAW | VPDMA_INT0_CHANNEL_GROUP3_RAW | VPDMA_INT0_CHANNEL_GROUP2_RAW | VPDMA_INT0_CHANNEL_GROUP1_RAW | VPDMA_INT0_CHANNEL_GROUP0_RAW |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:23 | RESERVED | R | 0x0 | |
22 | VIP1_CHR_DS_1_UV_ERR_INT_RAW | VIP1 Chroma Downsampler 1 UV Error Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
21:17 | RESERVED | RW | 0x0 | |
16 | DEI_ERROR_INT_RAW | DEI Error Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
15:8 | RESERVED | R | 0x0 | |
7 | VPDMA_INT0_CLIENT_RAW | VPDMA INT0 Client Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
6 | RESERVED | RW | 0x0 | |
5 | VPDMA_INT0_CHANNEL_GROUP5_RAW | VPDMA INT0 Channel Group5 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_CHANNEL_GROUP4_RAW | VPDMA INT0 Channel Group4 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_CHANNEL_GROUP3_RAW | VPDMA INT0 Channel Group3 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_CHANNEL_GROUP2_RAW | VPDMA INT0 Channel Group2 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_CHANNEL_GROUP1_RAW | VPDMA INT0 Channel Group1 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_CHANNEL_GROUP0_RAW | VPDMA INT0 Channel Group0 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
VPE Register Manual |
Address Offset | 0x0000 0028 | ||
Physical Address | 0x489D 0028 | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DEI_FMD_INT_ENA | RESERVED | VPDMA_INT0_DESCRIPTOR_ENA | VPDMA_INT0_LIST7_NOTIFY_ENA | VPDMA_INT0_LIST7_COMPLETE_ENA | VPDMA_INT0_LIST6_NOTIFY_ENA | VPDMA_INT0_LIST6_COMPLETE_ENA | VPDMA_INT0_LIST5_NOTIFY_ENA | VPDMA_INT0_LIST5_COMPLETE_ENA | VPDMA_INT0_LIST4_NOTIFY_ENA | VPDMA_INT0_LIST4_COMPLETE_ENA | VPDMA_INT0_LIST3_NOTIFY_ENA | VPDMA_INT0_LIST3_COMPLETE_ENA | VPDMA_INT0_LIST2_NOTIFY_ENA | VPDMA_INT0_LIST2_COMPLETE_ENA | VPDMA_INT0_LIST1_NOTIFY_ENA | VPDMA_INT0_LIST1_COMPLETE_ENA | VPDMA_INT0_LIST0_NOTIFY_ENA | VPDMA_INT0_LIST0_COMPLETE_ENA |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | R | 0x0 | |
18 | DEI_FMD_INT_ENA | DEI Film Mode Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT0_DESCRIPTOR_ENA | VPDMA INT0 Descriptor Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT0_LIST7_NOTIFY_ENA | VPDMA INT0 List7 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT0_LIST7_COMPLETE_ENA | VPDMA INT0 List7 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT0_LIST6_NOTIFY_ENA | VPDMA INT0 List6 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT0_LIST6_COMPLETE_ENA | VPDMA INT0 List6 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT0_LIST5_NOTIFY_ENA | VPDMA INT0 List5 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT0_LIST5_COMPLETE_ENA | VPDMA INT0 List5 Complete Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT0_LIST4_NOTIFY_ENA | VPDMA INT0 List4 Notify Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT0_LIST4_COMPLETE_ENA | VPDMA INT0 List4 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT0_LIST3_NOTIFY_ENA | VPDMA INT0 List3 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT0_LIST3_COMPLETE_ENA | VPDMA INT0 List3 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT0_LIST2_NOTIFY_ENA | VPDMA INT0 List2 Notify Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_LIST2_COMPLETE_ENA | VPDMA INT0 List2 Complete Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_LIST1_NOTIFY_ENA | VPDMA INT0 List1 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_LIST1_COMPLETE_ENA | VPDMA INT0 List1 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_LIST0_NOTIFY_ENA | VPDMA INT0 List0 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_LIST0_COMPLETE_ENA | VPDMA INT0 List0 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
VPE Register Manual |
Address Offset | 0x0000 002C | ||
Physical Address | 0x489D 002C | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP1_CHR_DS_1_UV_ERR_INT_ENA | RESERVED | DEI_ERROR_INT_ENA | RESERVED | VPDMA_INT0_CLIENT_ENA | RESERVED | VPDMA_INT0_CHANNEL_GROUP5_ENA | VPDMA_INT0_CHANNEL_GROUP4_ENA | VPDMA_INT0_CHANNEL_GROUP3_ENA | VPDMA_INT0_CHANNEL_GROUP2_ENA | VPDMA_INT0_CHANNEL_GROUP1_ENA | VPDMA_INT0_CHANNEL_GROUP0_ENA |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:23 | RESERVED | R | 0x0 | |
22 | VIP1_CHR_DS_1_UV_ERR_INT_ENA | VIP1 Chroma Downsampler 1 UV Error Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
21:17 | RESERVED | RW | 0x0 | |
16 | DEI_ERROR_INT_ENA | DEI Error Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
15:8 | RESERVED | RW | 0x0 | |
7 | VPDMA_INT0_CLIENT_ENA | VPDMA INT0 Client Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
6 | RESERVED | RW | 0x0 | |
5 | VPDMA_INT0_CHANNEL_GROUP5_ENA | VPDMA INT0 Channel Group5 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_CHANNEL_GROUP4_ENA | VPDMA INT0 Channel Group4 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_CHANNEL_GROUP3_ENA | VPDMA INT0 Channel Group3 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_CHANNEL_GROUP2_ENA | VPDMA INT0 Channel Group3 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_CHANNEL_GROUP1_ENA | VPDMA INT0 Channel Group1 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_CHANNEL_GROUP0_ENA | VPDMA INT0 Channel Group0 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
VPE Register Manual |
Address Offset | 0x0000 0030 | ||
Physical Address | 0x489D 0030 | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DEI_FMD_INT_ENA_SET | RESERVED | VPDMA_INT0_DESCRIPTOR_ENA_SET | VPDMA_INT0_LIST7_NOTIFY_ENA_SET | VPDMA_INT0_LIST7_COMPLETE_ENA_SET | VPDMA_INT0_LIST6_NOTIFY_ENA_SET | VPDMA_INT0_LIST6_COMPLETE_ENA_SET | VPDMA_INT0_LIST5_NOTIFY_ENA_SET | VPDMA_INT0_LIST5_COMPLETE_ENA_SET | VPDMA_INT0_LIST4_NOTIFY_ENA_SET | VPDMA_INT0_LIST4_COMPLETE_ENA_SET | VPDMA_INT0_LIST3_NOTIFY_ENA_SET | VPDMA_INT0_LIST3_COMPLETE_ENA_SET | VPDMA_INT0_LIST2_NOTIFY_ENA_SET | VPDMA_INT0_LIST2_COMPLETE_ENA_SET | VPDMA_INT0_LIST1_NOTIFY_ENA_SET | VPDMA_INT0_LIST1_COMPLETE_ENA_SET | VPDMA_INT0_LIST0_NOTIFY_ENA_SET | VPDMA_INT0_LIST0_COMPLETE_ENA_SET |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | R | 0x0 | |
18 | DEI_FMD_INT_ENA_SET | DEI Film Mode Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT0_DESCRIPTOR_ENA_SET | VPDMA INT0 Descriptor Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT0_LIST7_NOTIFY_ENA_SET | VPDMA INT0 List7 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT0_LIST7_COMPLETE_ENA_SET | VPDMA INT0 List7 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT0_LIST6_NOTIFY_ENA_SET | VPDMA INT0 List6 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT0_LIST6_COMPLETE_ENA_SET | VPDMA INT0 List6 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT0_LIST5_NOTIFY_ENA_SET | VPDMA INT0 List5 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT0_LIST5_COMPLETE_ENA_SET | VPDMA INT0 List5 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT0_LIST4_NOTIFY_ENA_SET | VPDMA INT0 List4 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT0_LIST4_COMPLETE_ENA_SET | VPDMA INT0 List4 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT0_LIST3_NOTIFY_ENA_SET | VPDMA INT0 List3 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT0_LIST3_COMPLETE_ENA_SET | VPDMA INT0 List3 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT0_LIST2_NOTIFY_ENA_SET | VPDMA INT0 List2 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_LIST2_COMPLETE_ENA_SET | VPDMA INT0 List2 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_LIST1_NOTIFY_ENA_SET | VPDMA INT0 List1 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_LIST1_COMPLETE_ENA_SET | VPDMA INT0 List1 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_LIST0_NOTIFY_ENA_SET | VPDMA INT0 List0 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_LIST0_COMPLETE_ENA_SET | VPDMA INT0 List0 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
VPE Register Manual |
Address Offset | 0x0000 0034 | ||
Physical Address | 0x489D 0034 | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP1_CHR_DS_1_UV_ERR_INT_ENA_SET | RESERVED | DEI_ERROR_INT_ENA_SET | RESERVED | VPDMA_INT0_CLIENT_ENA_SET | RESERVED | VPDMA_INT0_CHANNEL_GROUP5_ENA_SET | VPDMA_INT0_CHANNEL_GROUP4_ENA_SET | VPDMA_INT0_CHANNEL_GROUP3_ENA_SET | VPDMA_INT0_CHANNEL_GROUP2_ENA_SET | VPDMA_INT0_CHANNEL_GROUP1_ENA_SET | VPDMA_INT0_CHANNEL_GROUP0_ENA_SET |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:23 | RESERVED | R | 0x0 | |
22 | VIP1_CHR_DS_1_UV_ERR_INT_ENA_SET | VIP1 Chroma Downsampler 1 UV Error Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
21:17 | RESERVED | R | 0x0 | |
16 | DEI_ERROR_INT_ENA_SET | DEI Error Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
15:8 | RESERVED | RW | 0x0 | |
7 | VPDMA_INT0_CLIENT_ENA_SET | VPDMA INT0 Client Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | RESERVED | R | 0x0 | |
5 | VPDMA_INT0_CHANNEL_GROUP5_ENA_SET | VPDMA INT0 Channel Group5 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_CHANNEL_GROUP4_ENA_SET | VPDMA INT0 Channel Group4 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_CHANNEL_GROUP3_ENA_SET | VPDMA INT0 Channel Group3 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_CHANNEL_GROUP2_ENA_SET | VPDMA INT0 Channel Group2 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_CHANNEL_GROUP1_ENA_SET | VPDMA INT0 Channel Group1 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_CHANNEL_GROUP0_ENA_SET | VPDMA INT0 Channel Group0 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
VPE Register Manual |
Address Offset | 0x0000 0038 | ||
Physical Address | 0x489D 0038 | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DEI_FMD_INT_ENA_CLR | RESERVED | VPDMA_INT0_DESCRIPTOR_ENA_CLR | VPDMA_INT0_LIST7_NOTIFY_ENA_CLR | VPDMA_INT0_LIST7_COMPLETE_ENA_CLR | VPDMA_INT0_LIST6_NOTIFY_ENA_CLR | VPDMA_INT0_LIST6_COMPLETE_ENA_CLR | VPDMA_INT0_LIST5_NOTIFY_ENA_CLR | VPDMA_INT0_LIST5_COMPLETE_ENA_CLR | VPDMA_INT0_LIST4_NOTIFY_ENA_CLR | VPDMA_INT0_LIST4_COMPLETE_ENA_CLR | VPDMA_INT0_LIST3_NOTIFY_ENA_CLR | VPDMA_INT0_LIST3_COMPLETE_ENA_CLR | VPDMA_INT0_LIST2_NOTIFY_ENA_CLR | VPDMA_INT0_LIST2_COMPLETE_ENA_CLR | VPDMA_INT0_LIST1_NOTIFY_ENA_CLR | VPDMA_INT0_LIST1_COMPLETE_ENA_CLR | VPDMA_INT0_LIST0_NOTIFY_ENA_CLR | VPDMA_INT0_LIST0_COMPLETE_ENA_CLR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | R | 0x0 | |
18 | DEI_FMD_INT_ENA_CLR | DEI Film Mode Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT0_DESCRIPTOR_ENA_CLR | VPDMA INT0 Descriptor Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT0_LIST7_NOTIFY_ENA_CLR | VPDMA INT0 List7 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT0_LIST7_COMPLETE_ENA_CLR | VPDMA INT0 List7 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT0_LIST6_NOTIFY_ENA_CLR | VPDMA INT0 List6 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT0_LIST6_COMPLETE_ENA_CLR | VPDMA INT0 List6 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT0_LIST5_NOTIFY_ENA_CLR | VPDMA INT0 List5 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT0_LIST5_COMPLETE_ENA_CLR | VPDMA INT0 List5 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT0_LIST4_NOTIFY_ENA_CLR | VPDMA INT0 List4 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT0_LIST4_COMPLETE_ENA_CLR | VPDMA INT0 List4 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT0_LIST3_NOTIFY_ENA_CLR | VPDMA INT0 List3 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT0_LIST3_COMPLETE_ENA_CLR | VPDMA INT0 List3 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT0_LIST2_NOTIFY_ENA_CLR | VPDMA INT0 List2 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_LIST2_COMPLETE_ENA_CLR | VPDMA INT0 List2 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_LIST1_NOTIFY_ENA_CLR | VPDMA INT0 List1 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_LIST1_COMPLETE_ENA_CLR | VPDMA INT0 List1 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_LIST0_NOTIFY_ENA_CLR | VPDMA INT0 List0 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_LIST0_COMPLETE_ENA_CLR | VPDMA INT0 List0 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
VPE Register Manual |
Address Offset | 0x0000 003C | ||
Physical Address | 0x489D 003C | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP1_CHR_DS_1_UV_ERR_INT_ENA_CLR | RESERVED | DEI_ERROR_INT_ENA_CLR | RESERVED | VPDMA_INT0_CLIENT_ENA_CLR | RESERVED | VPDMA_INT0_CHANNEL_GROUP5_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP4_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP3_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP2_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP1_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP0_ENA_CLR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:23 | RESERVED | R | 0x0 | |
22 | VIP1_CHR_DS_1_UV_ERR_INT_ENA_CLR | VIP1 Chroma Downsampler 1 UV Error Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
21:17 | RESERVED | R | 0x0 | |
16 | DEI_ERROR_INT_ENA_CLR | DEI Error Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
15:8 | RESERVED | RW | 0x0 | |
7 | VPDMA_INT0_CLIENT_ENA_CLR | VPDMA INT0 Client Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | RESERVED | R | 0x0 | |
5 | VPDMA_INT0_CHANNEL_GROUP5_ENA_CLR | VPDMA INT0 Channel Group5 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_CHANNEL_GROUP4_ENA_CLR | VPDMA INT0 Channel Group4 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_CHANNEL_GROUP3_ENA_CLR | VPDMA INT0 Channel Group3 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_CHANNEL_GROUP2_ENA_CLR | VPDMA INT0 Channel Group2 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_CHANNEL_GROUP1_ENA_CLR | VPDMA INT0 Channel Group1 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_CHANNEL_GROUP0_ENA_CLR | VPDMA INT0 Channel Group0 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
VPE Register Manual |
Address Offset | 0x0000 00A0 | ||
Physical Address | 0x489D 00A0 | Instance | VPE_TOP_LEVEL |
Description | INTC EOI Register. This register contains the EOI vector register contents as defined by HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EOI_VECTOR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EOI_VECTOR | Number associated with the ipgenericirq for intr output. There are 4 interrupt outputs: | RW | 0x0 |
0x0 : Write to intr0 IP Generic | ||||
0x1 : Write to intr1 IP Generic | ||||
0x2 : Write to intr2 IP Generic | ||||
0x3 : Write to intr3 IP Generic | ||||
Any other write value is ignored. |
VPE Register Manual |
Address Offset | 0x0000 0100 | ||
Physical Address | 0x489D 0100 | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | PRIM_DP_EN | VPDMA_EN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | PRIM_DP_EN | Primary Video Data Path Clock Enable | RW | 0x0 |
0x0 : Clock Disabled | ||||
0x1 : Clock Enabled | ||||
0 | VPDMA_EN | VPDMA Clock Enable | RW | 0x0 |
0x0 : Clock Disabled | ||||
0x1 : Clock Enabled |
VPE Functional Description |
VPE Register Manual |
Address Offset | 0x0000 0104 | ||
Physical Address | 0x489D 0104 | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MAIN_RST | RESERVED | PRIM_DP_RST | VPDMA_RST |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | MAIN_RST | Reset for entire data path in VPE0 | RW | 0x0 |
30:2 | RESERVED | R | 0x0 | |
1 | PRIM_DP_RST | Primary Video Data Path Reset | RW | 0x0 |
0 | VPDMA_RST | VPDMA Reset | RW | 0x0 |
VPE Functional Description |
VPE Register Manual |
Address Offset | 0x0000 010C | ||
Physical Address | 0x489D 010C | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | COLOR_SEPARATE_422 | CHR_DS_BYPASS | RESERVED | CHR_DS_SRC_SELECT | RGB_OUT_SELECT | RESERVED | CSC_SRC_SELECT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:19 | RESERVED | R | 0x0 | |
18 | COLOR_SEPARATE_422 | 422 Color Separate Select | RW | 0x0 |
0x0 : 422 output will be 16 bit interleaved (YCbCr) | ||||
0x1 : 422 output will be 8 bit coplanar (Y, CbCr) | ||||
This bit controls whether 422 output will be color separate or interleaved. This bit only applies IF chr_ds_bypass is 1 (means 422 output, not 420) and rgb_out_select is 0 (means 422 output, not RGB or 444). 420 is always coplanar, so this only applies if the output type is 422. | ||||
17 | RESERVED | R | 0x0 | |
16 | CHR_DS_BYPASS | Chroma Downsampler Bypass | RW | 0x0 |
0x0 : Chroma Downsampler selected | ||||
0x1 : Chroma Downsampler Bypassed Chroma Downsampler Bypassed means the output format from VPE0 will be 422 data. Selected means the output format will be 420. This bit is only applicable if rgb_out_select is 0. It is a don't care if rgb_out_select is 1. | ||||
15:12 | RESERVED | R | 0x0 | |
11:9 | CHR_DS_SRC_SELECT | Chroma Downsampler Source Select | RW | 0x0 |
000 : Path Disabled (no input to CHR_DS) | ||||
001 : Reserved (Path Disabled) | ||||
010 : Reserved (Path Disabled) | ||||
011 : Reserved (Path Disabled) | ||||
100 : Reserved (Path Disabled) | ||||
101 : Source from DEI Scaler (422) | ||||
110 : Reserved (Path Disabled) | ||||
111 : Reserved (Path Disabled) | ||||
8 | RGB_OUT_SELECT | RGB Output Select | RW | 0x0 |
0x0 : Output Type is 420/422 | ||||
0x1 : Output Type is RGB/444 | ||||
7:3 | RESERVED | R | 0x0 | |
2:0 | CSC_SRC_SELECT | CSC Source Select: | RW | 0x0 |
000 : Path Disabled | ||||
001 : Reserved (Path Disabled) | ||||
010 : Reserved (Path Disabled) | ||||
011 : Source from DEI Scaler (422) | ||||
100 : Reserved (Path Disabled) | ||||
101 : Reserved (Path Disabled) | ||||
110 : Reserved (Path Disabled) | ||||
111 : Reserved (Path Disabled) |
VPE Register Manual |
Address Offset | 0x0000 011C | ||
Physical Address | 0x489D 011C | Instance | VPE_TOP_LEVEL |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RANGE_REDUCTION_PRIM_ON | RESERVED | RANGE_MAP_PRIM_ON | RANGE_MAPUV_PRIM | RANGE_MAPY_PRIM |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:29 | RESERVED | R | 0x0 | |
28 | RANGE_REDUCTION_PRIM_ON | Range Reduction ON for Primary input | RW | 0x0 |
27:7 | RESERVED | R | 0x0 | |
6 | RANGE_MAP_PRIM_ON | Range Mapping ON for Primary input | RW | 0x0 |
5:3 | RANGE_MAPUV_PRIM | Range Map UV for Primary input | RW | 0x0 |
2:0 | RANGE_MAPY_PRIM | Range Map Y for Primary input | RW | 0x0 |
VPE Register Manual |