SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-238 lists for each module of the clock domain the clocks the module receives and their role (that is, functional or interface clock).
Module | Clock | Clock Type |
---|---|---|
DLL | EMIF_DLL_GCLK | Functional |
DMM | EMIF_L3_GICLK | Interface |
EMIF1 | EMIF_L3_GICLK | Interface |
MA_EOCP_GICLK(1) | Interface | |
L3_EOCP_GICLK(1) | Interface | |
EMIF_PHY_GCLK | Interface | |
EMIF2 | EMIF_L3_GICLK | Interface |
MA_EOCP_GICLK(1) | Interface | |
L3_EOCP_GICLK(1) | Interface | |
EMIF_PHY_GCLK | Interface | |
EMIF_OCP_FW | EMIF_L3_GICLK | Interface |
EMIF_L4_GICLK | Interface |
Table 3-239 lists the supported wake-up request generation capability for each module of the clock domain.
Module | Wake-Up Feature |
---|---|
DLL | None |
DMM | None |
EMIF1 | None |
EMIF2 | None |
EMIF_OCP_FW | None |
Table 3-240 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Clock-Management Protocol | Status Bit Field | Role |
---|---|---|---|
DMM | Slave | CM_EMIF_DMM_CLKCTRL[17:16] IDLEST | Idle status |
EMIF1 | Slave | CM_EMIF_EMIF1_CLKCTRL[17:16] IDLEST | Idle status |
EMIF2 | Slave | CM_EMIF_EMIF2_CLKCTRL[17:16] IDLEST | Idle status |
EMIF_OCP_FW | Slave | CM_EMIF_EMIF_OCP_FW_CLKCTRL[17:16] IDLEST | Idle status |
Table 3-241 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
---|---|---|---|---|---|
DMM | N/A | Available | N/A | CM_EMIF_DMM_CLKCTRL[1:0] MODULEMODE | Read only |
EMIF1 | Available | Available | N/A | CM_EMIF_EMIF1_CLKCTRL[1:0] MODULEMODE | Read/write |
EMIF2 | Available | Available | N/A | CM_EMIF_EMIF2_CLKCTRL[1:0] MODULEMODE | Read/write |
EMIF_OCP_FW | N/A | Available | N/A | CM_EMIF_EMIF_OCP_FW_CLKCTRL[1:0] MODULEMODE | Read only |