SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Timers can generate interrupts and debug events. Interrupts are routed from the module boundary to the interrupt controller(s) in the subsystem. Debug events are routed as triggers to debug logic within the subsystem.
The generation of the interrupts is controlled by the CACHE_SCTM_CTCR_WT_i[8] INT bit. The generation of debug events is controlled by the CACHE_SCTM_CTCR_WT_i[9] DBG bit. The INT and DBG bits can be set simultaneously and both signals are generated on interval match.
If neither INT nor DBG is set, the timer function is disabled and the counter functions as a regular counter.