SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-231 lists the dynamic dependency of the clock domain with respect to other clock domains of the device.
Clock Domain Name | Default Setting | Control Bit Field | Access Type |
---|---|---|---|
CD_IPU | Always enabled | CM_L3MAIN1_DYNAMICDEP[3] IPU_DYNDEP | Read only |
CD_IPU1 | Always enabled | CM_L3MAIN1_DYNAMICDEP[18] IPU1_DYNDEP | Read only |
CD_IPU2 | Always enabled | CM_L3MAIN1_DYNAMICDEP[0] IPU2_DYNDEP | Read only |
CD_DSP1 | Always enabled | CM_L3MAIN1_DYNAMICDEP[1] DSP1_DYNDEP | Read only |
CD_DSP2 | Always enabled | CM_L3MAIN1_DYNAMICDEP[20] DSP2_DYNDEP | Read only |
CD_IVA | Always enabled | CM_L3MAIN1_DYNAMICDEP[2] IVA_DYNDEP | Read only |
CD_EMIF | Always enabled | CM_L3MAIN1_DYNAMICDEP[4] EMIF_DYNDEP | Read only |
CD_DSS | Always enabled | CM_L3MAIN1_DYNAMICDEP[8] DSS_DYNDEP | Read only |
CD_GPU | Always enabled | CM_L3MAIN1_DYNAMICDEP[10] GPU_DYNDEP | Read only |
CD_L4PER | Always enabled | CM_L3MAIN1_DYNAMICDEP[13] L4PER_DYNDEP | Read only |
CD_L4PER2 | Always enabled | CM_L3MAIN1_DYNAMICDEP[22] L4PER2_DYNDEP | Read only |
CD_L4PER3 | Always enabled | CM_L3MAIN1_DYNAMICDEP[23] L4PER3_DYNDEP | Read only |
CD_L4SEC | Always enabled | CM_L3MAIN1_DYNAMICDEP[14] L4SEC_DYNDEP | Read only |
CD_L4_CFG | Always enabled | CM_L3MAIN1_DYNAMICDEP[12] L4CFG_DYNDEP | Read only |
CD_PCIE | Always enabled | CM_L3MAIN1_DYNAMICDEP[21] PCIE_DYNDEP | Read only |
CD_WKUPAON | Always enabled | CM_L3MAIN1_DYNAMICDEP[15] WKUPAON_DYNDEP | Read only |
CD_EVE1 | Always enabled | CM_L3MAIN1_DYNAMICDEP[28] EVE1_DYNDEP | Read only |
CD_EVE2 | Always enabled | CM_L3MAIN1_DYNAMICDEP[29] EVE2_DYNDEP | Read only |