SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Address Offset | 0x0000 0000 | ||
Physical Address | 0x4AE0 6700 | Instance | CORE_PRM |
Description | This register controls the CORE power state to reach upon a domain sleep transition | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | OCP_NRET_BANK_ONSTATE | IPU_UNICACHE_ONSTATE | IPU_L2RAM_ONSTATE | CORE_OCMRAM_ONSTATE | CORE_OTHER_BANK_ONSTATE | RESERVED | OCP_NRET_BANK_RETSTATE | IPU_UNICACHE_RETSTATE | IPU_L2RAM_RETSTATE | CORE_OCMRAM_RETSTATE | CORE_OTHER_BANK_RETSTATE | RESERVED | LOWPOWERSTATECHANGE | RESERVED | LOGICRETSTATE | POWERSTATE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25:24 | OCP_NRET_BANK_ONSTATE | OCP_WP bank and DMM bank2 state when domain is ON. | R | 0x3 |
0x3: Memory bank is on when the domain is ON. | ||||
23:22 | IPU_UNICACHE_ONSTATE | IPU UNICACHE bank state when domain is ON. | R | 0x3 |
0x3: Memory bank is on when the domain is ON. | ||||
21:20 | IPU_L2RAM_ONSTATE | IPU L2 bank state when domain is ON. | R | 0x3 |
0x3: Memory bank is on when the domain is ON. | ||||
19:18 | CORE_OCMRAM_ONSTATE | OCMRAM bank state when domain is ON. | R | 0x3 |
0x3: Memory bank is on when the domain is ON. | ||||
17:16 | CORE_OTHER_BANK_ONSTATE | DMA/ICR bank and DMM bank1 state when domain is ON. | R | 0x3 |
0x3: Memory bank is on when the domain is ON. | ||||
15:13 | RESERVED | R | 0x0 | |
12 | OCP_NRET_BANK_RETSTATE | Note: Not supported on this device. | R | 0x0 |
11 | IPU_UNICACHE_RETSTATE | Note: Not supported on this device. | R | 0x0 |
10 | IPU_L2RAM_RETSTATE | Note: Not supported on this device. | R | 0x0 |
9 | CORE_OCMRAM_RETSTATE | Note: Not supported on this device. | R | 0x0 |
8 | CORE_OTHER_BANK_RETSTATE | Note: Not supported on this device. | R | 0x0 |
7:5 | RESERVED | R | 0x0 | |
4 | LOWPOWERSTATECHANGE | Power state change request when domain has already performed a sleep transition. Allows going into deeper low power state without waking up the power domain. | RW | 0x0 |
0x0: Do not request a low power state change. | ||||
0x1: Request a low power state change. This bit is automatically cleared when the power state is effectively changed or when power state is ON. | ||||
3 | RESERVED | R | 0x0 | |
2 | LOGICRETSTATE | Note: Not supported on this device. | R | 0x0 |
1:0 | POWERSTATE | Power state control | RW | 0x3 |
0x0: Reserved | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: ON State |
Address Offset | 0x0000 0004 | ||
Physical Address | 0x4AE0 6704 | Instance | CORE_PRM |
Description | This register provides a status on the current CORE power domain state. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LASTPOWERSTATEENTERED | RESERVED | INTRANSITION | RESERVED | OCP_NRET_BANK_STATEST | IPU_UNICACHE_STATEST | IPU_L2RAM_STATEST | CORE_OCMRAM_STATEST | CORE_OTHER_BANK_STATEST | RESERVED | LOGICSTATEST | POWERSTATEST |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25:24 | LASTPOWERSTATEENTERED | Last low power state entered. Set to 0x3 upon write of the same only. This register is intended for debug purpose only. | RW | 0x0 |
0x0: Power domain was previously OFF | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: Power domain was previously ON-ACTIVE | ||||
23:21 | RESERVED | R | 0x0 | |
20 | INTRANSITION | Domain transition status | R | 0x0 |
0x0: No on-going transition on power domain | ||||
0x1: Power domain transition is in progress. | ||||
19:14 | RESERVED | R | 0x0 | |
13:12 | OCP_NRET_BANK_STATEST | OCP_WP bank and DMM bank2 state status | R | 0x3 |
0x0: Memory is OFF | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: Memory is ON | ||||
11:10 | IPU_UNICACHE_STATEST | IPU UNICACHE bank state status | R | 0x3 |
0x0: Memory is OFF | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: Memory is ON | ||||
9:8 | IPU_L2RAM_STATEST | IPU L2 bank state status | R | 0x3 |
0x0: Memory is OFF | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: Memory is ON | ||||
7:6 | CORE_OCMRAM_STATEST | OCMRAM bank state status | R | 0x3 |
0x0: Memory is OFF | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: Memory is ON | ||||
5:4 | CORE_OTHER_BANK_STATEST | DMA/ICR bank and DMM bank1 state status | R | 0x3 |
0x0: Memory is OFF | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: Memory is ON | ||||
3 | RESERVED | R | 0x0 | |
2 | LOGICSTATEST | Logic state status | R | 0x1 |
0x0: Reserved | ||||
0x1: Logic in domain is ON | ||||
1:0 | POWERSTATEST | Current power state status | R | 0x3 |
0x0: Reserved | ||||
0x1: Reserved | ||||
0x2: Reserved | ||||
0x3: Power domain is ON-ACTIVE |
Address Offset | 0x0000 0024 | ||
Physical Address | 0x4AE0 6724 | Instance | CORE_PRM |
Description | This register contains dedicated L3_MAIN_1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 002C | ||
Physical Address | 0x4AE0 672C | Instance | CORE_PRM |
Description | This register contains dedicated GPMC context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0034 | ||
Physical Address | 0x4AE0 6734 | Instance | CORE_PRM |
Description | This register contains dedicated MMU context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 004C | ||
Physical Address | 0x4AE0 674C | Instance | CORE_PRM |
Description | This register contains dedicated MMU context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0050 | ||
Physical Address | 0x4AE0 6750 | Instance | CORE_PRM |
Description | This register controls wakeup dependency based on OCMC_RAM1 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | WKUPDEP_OCMC_RAM1_EVE2 | WKUPDEP_OCMC_RAM1_EVE1 | WKUPDEP_OCMC_RAM1_DSP2 | WKUPDEP_OCMC_RAM1_IPU1 | RESERVED | WKUPDEP_OCMC_RAM1_DSP1 | WKUPDEP_OCMC_RAM1_IPU2 | WKUPDEP_OCMC_RAM1_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | RESERVED | R | 0x0 | |
8 | RESERVED | R | 0x0 | |
7 | WKUPDEP_OCMC_RAM1_EVE2 | Wakeup dependency from OCMC_RAM1 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_OCMC_RAM1_EVE1 | Wakeup dependency from OCMC_RAM1 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_OCMC_RAM1_DSP2 | Wakeup dependency from OCMC_RAM1 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_OCMC_RAM1_IPU1 | Wakeup dependency from OCMC_RAM1 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_OCMC_RAM1_DSP1 | Wakeup dependency from OCMC_RAM1 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_OCMC_RAM1_IPU2 | Wakeup dependency from OCMC_RAM1 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_OCMC_RAM1_MPU | Wakeup dependency from OCMC_RAM1 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0054 | ||
Physical Address | 0x4AE0 6754 | Instance | CORE_PRM |
Description | This register contains dedicated OCMC_RAM context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_CORE_OCMRAM | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_CORE_OCMRAM | Specify if memory-based context in CORE_OCMRAM memory bank has been lost due to a previous power transition or other reset source (not affected by a global warm reset). | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0058 | ||
Physical Address | 0x4AE0 6758 | Instance | CORE_PRM |
Description | This register controls wakeup dependency based on OCMC_RAM2 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | WKUPDEP_OCMC_RAM2_EVE2 | WKUPDEP_OCMC_RAM2_EVE1 | WKUPDEP_OCMC_RAM2_DSP2 | WKUPDEP_OCMC_RAM2_IPU1 | RESERVED | WKUPDEP_OCMC_RAM2_DSP1 | WKUPDEP_OCMC_RAM2_IPU2 | WKUPDEP_OCMC_RAM2_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | RESERVED | R | 0x0 | |
8 | RESERVED | R | 0x0 | |
7 | WKUPDEP_OCMC_RAM2_EVE2 | Wakeup dependency from OCMC_RAM2 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_OCMC_RAM2_EVE1 | Wakeup dependency from OCMC_RAM2 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_OCMC_RAM2_DSP2 | Wakeup dependency from OCMC_RAM2 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_OCMC_RAM2_IPU1 | Wakeup dependency from OCMC_RAM2 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_OCMC_RAM2_DSP1 | Wakeup dependency from OCMC_RAM2 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_OCMC_RAM2_IPU2 | Wakeup dependency from OCMC_RAM2 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_OCMC_RAM2_MPU | Wakeup dependency from OCMC_RAM2 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 005C | ||
Physical Address | 0x4AE0 675C | Instance | CORE_PRM |
Description | This register contains dedicated OCMC_RAM2 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_CORE_OCMRAM | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_CORE_OCMRAM | Specify if memory-based context in CORE_OCMRAM memory bank has been lost due to a previous power transition or other reset source (not affected by a global warm reset). | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0060 | ||
Physical Address | 0x4AE0 6760 | Instance | CORE_PRM |
Description | This register controls wakeup dependency based on OCMC_RAM3 service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | WKUPDEP_OCMC_RAM3_EVE2 | WKUPDEP_OCMC_RAM3_EVE1 | WKUPDEP_OCMC_RAM3_DSP2 | WKUPDEP_OCMC_RAM3_IPU1 | RESERVED | WKUPDEP_OCMC_RAM3_DSP1 | WKUPDEP_OCMC_RAM3_IPU2 | WKUPDEP_OCMC_RAM3_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | RESERVED | R | 0x0 | |
8 | RESERVED | R | 0x0 | |
7 | WKUPDEP_OCMC_RAM3_EVE2 | Wakeup dependency from OCMC_RAM3 module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_OCMC_RAM3_EVE1 | Wakeup dependency from OCMC_RAM3 module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_OCMC_RAM3_DSP2 | Wakeup dependency from OCMC_RAM3 module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_OCMC_RAM3_IPU1 | Wakeup dependency from OCMC_RAM3 module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_OCMC_RAM3_DSP1 | Wakeup dependency from OCMC_RAM3 module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_OCMC_RAM3_IPU2 | Wakeup dependency from OCMC_RAM3 module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_OCMC_RAM3_MPU | Wakeup dependency from OCMC_RAM3 module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0064 | ||
Physical Address | 0x4AE0 6764 | Instance | CORE_PRM |
Description | This register contains dedicated OCMC_RAM3 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_CORE_OCMRAM | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_CORE_OCMRAM | Specify if memory-based context in CORE_OCMRAM memory bank has been lost due to a previous power transition or other reset source (not affected by a global warm reset). | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0070 | ||
Physical Address | 0x4AE0 6770 | Instance | CORE_PRM |
Description | This register controls wakeup dependency based on TPCC service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | WKUPDEP_TPCC_EVE2 | WKUPDEP_TPCC_EVE1 | WKUPDEP_TPCC_DSP2 | WKUPDEP_TPCC_IPU1 | RESERVED | WKUPDEP_TPCC_DSP1 | WKUPDEP_TPCC_IPU2 | WKUPDEP_TPCC_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | RESERVED | R | 0x0 | |
8 | RESERVED | R | 0x0 | |
7 | WKUPDEP_TPCC_EVE2 | Wakeup dependency from TPCC module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_TPCC_EVE1 | Wakeup dependency from TPCC module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_TPCC_DSP2 | Wakeup dependency from TPCC module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_TPCC_IPU1 | Wakeup dependency from TPCC module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_TPCC_DSP1 | Wakeup dependency from TPCC module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_TPCC_IPU2 | Wakeup dependency from TPCC module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_TPCC_MPU | Wakeup dependency from TPCC module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0074 | ||
Physical Address | 0x4AE0 6774 | Instance | CORE_PRM |
Description | This register contains dedicated TPCC context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_TPCC_BANK | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_TPCC_BANK | Specify if memory-based context in TPCC_MEM memory bank has been lost due to a previous power transition or other reset source (not affected by a global warm reset). | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0078 | ||
Physical Address | 0x4AE0 6778 | Instance | CORE_PRM |
Description | This register controls wakeup dependency based on TPTC service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | WKUPDEP_TPTC1_EVE2 | WKUPDEP_TPTC1_EVE1 | WKUPDEP_TPTC1_DSP2 | WKUPDEP_TPTC1_IPU1 | RESERVED | WKUPDEP_TPTC1_DSP1 | WKUPDEP_TPTC1_IPU2 | WKUPDEP_TPTC1_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | RESERVED | R | 0x0 | |
8 | RESERVED | R | 0x0 | |
7 | WKUPDEP_TPTC1_EVE2 | Wakeup dependency from TPTC module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_TPTC1_EVE1 | Wakeup dependency from TPTC module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_TPTC1_DSP2 | Wakeup dependency from TPTC module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_TPTC1_IPU1 | Wakeup dependency from TPTC module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_TPTC1_DSP1 | Wakeup dependency from TPTC module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_TPTC1_IPU2 | Wakeup dependency from TPTC module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_TPTC1_MPU | Wakeup dependency from TPTC module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 007C | ||
Physical Address | 0x4AE0 677C | Instance | CORE_PRM |
Description | This register contains dedicated TPTC1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_TPTC_BANK | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_TPTC_BANK | Specify if memory-based context in TPTC_MEM memory bank has been lost due to a previous power transition or other reset source (not affected by a global warm reset). | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0080 | ||
Physical Address | 0x4AE0 6780 | Instance | CORE_PRM |
Description | This register controls wakeup dependency based on TPTC service requests. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | WKUPDEP_TPTC2_EVE2 | WKUPDEP_TPTC2_EVE1 | WKUPDEP_TPTC2_DSP2 | WKUPDEP_TPTC2_IPU1 | RESERVED | WKUPDEP_TPTC2_DSP1 | WKUPDEP_TPTC2_IPU2 | WKUPDEP_TPTC2_MPU |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | RESERVED | R | 0x0 | |
8 | RESERVED | R | 0x0 | |
7 | WKUPDEP_TPTC2_EVE2 | Wakeup dependency from TPTC module (SWakeup signal) towards EVE2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
6 | WKUPDEP_TPTC2_EVE1 | Wakeup dependency from TPTC module (SWakeup signal) towards EVE1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
5 | WKUPDEP_TPTC2_DSP2 | Wakeup dependency from TPTC module (SWakeup signal) towards DSP2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
4 | WKUPDEP_TPTC2_IPU1 | Wakeup dependency from TPTC module (SWakeup signal) towards IPU1 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
3 | RESERVED | R | 0x0 | |
2 | WKUPDEP_TPTC2_DSP1 | Wakeup dependency from TPTC module (SWakeup signal) towards DSP + L3MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
1 | WKUPDEP_TPTC2_IPU2 | Wakeup dependency from TPTC module (SWakeup signal) towards IPU2 + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled | ||||
0 | WKUPDEP_TPTC2_MPU | Wakeup dependency from TPTC module (SWakeup signal) towards MPU + L3_MAIN1 + L4PER1 + L4PER2 + L4PER3 domains | RW | 0x0 |
0x0: Dependency is disabled | ||||
0x1: Dependency is enabled |
Address Offset | 0x0000 0084 | ||
Physical Address | 0x4AE0 6784 | Instance | CORE_PRM |
Description | This register contains dedicated TPTC2 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_TPTC_BANK | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_TPTC_BANK | Specify if memory-based context in TPTC_MEM memory bank has been lost due to a previous power transition or other reset source (not affected by a global warm reset). | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 008C | ||
Physical Address | 0x4AE0 678C | Instance | CORE_PRM |
Description | This register contains dedicated VCP1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_VCP_BANK | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_VCP_BANK | Specify if memory-based context in VCP memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0094 | ||
Physical Address | 0x4AE0 6794 | Instance | CORE_PRM |
Description | This register contains dedicated VCP2 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_VCP_BANK | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_VCP_BANK | Specify if memory-based context in VCP memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0210 | ||
Physical Address | 0x4AE0 6910 | Instance | CORE_PRM |
Description | This register controls the release of the IPU2 sub-system resets. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RST_IPU | RST_CPU1 | RST_CPU0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | R | 0x0 | |
2 | RST_IPU | IPU system reset control. | RW | 0x1 |
0x0: Reset is cleared for IPU CACHE MMU | ||||
0x1: Reset is asserted for the IPU CACHE MMU | ||||
1 | RST_CPU1 | IPU Cortex M4 CPU1 reset control | RW | 0x1 |
0x0: Reset is cleared for the IPU Cortex M4 CPU1 | ||||
0x1: Reset is asserted for the IPU Cortex M4 CPU1 | ||||
0 | RST_CPU0 | IPU Cortex M4 CPU0 reset control. | RW | 0x1 |
0x0: Reset is cleared for the IPU Cortex M4 CPU0 | ||||
0x1: Reset is asserted for the IPU Cortex M4 CPU0 |
Address Offset | 0x0000 0214 | ||
Physical Address | 0x4AE0 6914 | Instance | CORE_PRM |
Description | This register logs the different reset sources of the IPU2 SS. Each bit is set upon release of the domain reset signal. Must be cleared by software. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RST_ICECRUSHER_CPU1 | RST_ICECRUSHER_CPU0 | RST_EMULATION_CPU1 | RST_EMULATION_CPU0 | RST_IPU | RST_CPU1 | RST_CPU0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:7 | RESERVED | R | 0x0 | |
6 | RST_ICECRUSHER_CPU1 | Cortex M4 CPU1 has been reset due to IPU ICECRUSHER1 reset source | RW | 0x0 |
0x0: No icecrusher reset | ||||
0x1: CPU1 has been reset upon icecrusher reset | ||||
5 | RST_ICECRUSHER_CPU0 | Cortex M4 CPU0 has been reset due to IPU ICECRUSHER0 reset source | RW | 0x0 |
0x0: No icecrusher reset | ||||
0x1: CPU0 has been reset upon icecrusher reset | ||||
4 | RST_EMULATION_CPU1 | Cortex M4 CPU1 has been reset due to emulation reset source e.g. assert reset command initiated by the icepick module | RW | 0x0 |
0x0: No emulation reset | ||||
0x1: CPU1 has been reset upon emulation reset | ||||
3 | RST_EMULATION_CPU0 | Cortex M4 CPU0 has been reset due to emulation reset source e.g. assert reset command initiated by the icepick module | RW | 0x0 |
0x0: No emulation reset | ||||
0x1: CPU0 has been reset upon emulation reset | ||||
2 | RST_IPU | IPU system SW reset status | RW | 0x0 |
0x0: No SW reset occurred | ||||
0x1: IPU MMU and CACHE interface has been reset upon SW reset | ||||
1 | RST_CPU1 | IPU Cortex-M4 CPU1 SW reset status | RW | 0x0 |
0x0: No SW reset occurred | ||||
0x1: Cortex M4 CPU1 has been reset upon SW reset | ||||
0 | RST_CPU0 | IPU Cortex-M4 CPU0 SW reset status | RW | 0x0 |
0x0: No SW reset occurred | ||||
0x1: Cortex M4 CPU0 has been reset upon SW reset |
Address Offset | 0x0000 0224 | ||
Physical Address | 0x4AE0 6924 | Instance | CORE_PRM |
Description | This register contains dedicated IPU2 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_IPU_L2RAM | LOSTMEM_IPU_UNICACHE | RESERVED | LOSTCONTEXT_RFF | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:10 | RESERVED | R | 0x0 | |
9 | LOSTMEM_IPU_L2RAM | Specify if memory-based context in IPU_L2RAM memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
8 | LOSTMEM_IPU_UNICACHE | Specify if memory-based context in IPU_UNICACHE memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of IPU_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of IPU_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0324 | ||
Physical Address | 0x4AE0 6A24 | Instance | CORE_PRM |
Description | This register contains dedicated SDMA context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_CORE_OTHER_BANK | RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_CORE_OTHER_BANK | Specify if memory-based context in CORE_OTHER_BANK memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of DMA_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0424 | ||
Physical Address | 0x4AE0 6B24 | Instance | CORE_PRM |
Description | This register contains dedicated DMM context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RET_RST signal) | RW | 0x1 |
0x0: MAINTAINED | ||||
0x1: LOST | ||||
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RST signal) | RW | 0x1 |
0x0: MAINTAINED | ||||
0x1: LOST |
Address Offset | 0x0000 042C | ||
Physical Address | 0x4AE0 6B2C | Instance | CORE_PRM |
Description | This register contains dedicated EMIF_OCP_FW context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0434 | ||
Physical Address | 0x4AE0 6B34 | Instance | CORE_PRM |
Description | This register contains dedicated EMIF_1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 043C | ||
Physical Address | 0x4AE0 6B3C | Instance | CORE_PRM |
Description | This register contains dedicated EMIF_2 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0444 | ||
Physical Address | 0x4AE0 6B44 | Instance | CORE_PRM |
Description | This register contains dedicated DLL context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of DLL_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0524 | ||
Physical Address | 0x4AE0 6C24 | Instance | CORE_PRM |
Description | This register contains dedicated ATL context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_ATL_BANK | RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_ATL_BANK | Specify if memory-based context in ATL_MEM memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0624 | ||
Physical Address | 0x4AE0 6D24 | Instance | CORE_PRM |
Description | This register contains dedicated L4_CFG context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 062C | ||
Physical Address | 0x4AE0 6D2C | Instance | CORE_PRM |
Description | This register contains dedicated HW_SEM context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0634 | ||
Physical Address | 0x4AE0 6D34 | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 063C | ||
Physical Address | 0x4AE0 6D3C | Instance | CORE_PRM |
Description | This register contains dedicated SAR_ROM context statuses. [warm reset insensitive] NOTE: This register is NOT supported on this device. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0644 | ||
Physical Address | 0x4AE0 6D44 | Instance | CORE_PRM |
Description | This register contains dedicated OCP2SCP2 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 064C | ||
Physical Address | 0x4AE0 6D4C | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX2 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0654 | ||
Physical Address | 0x4AE0 6D54 | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX3 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: MAINTAINED | ||||
0x1: LOST | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 065C | ||
Physical Address | 0x4AE0 6D5C | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX4 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: MAINTAINED | ||||
0x1: LOST | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0664 | ||
Physical Address | 0x4AE0 6D64 | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX5 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 066C | ||
Physical Address | 0x4AE0 6D6C | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX6 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0674 | ||
Physical Address | 0x4AE0 6D74 | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX7 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 067C | ||
Physical Address | 0x4AE0 6D7C | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX8 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0684 | ||
Physical Address | 0x4AE0 6D84 | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX9 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 068C | ||
Physical Address | 0x4AE0 6D8C | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX10 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0694 | ||
Physical Address | 0x4AE0 6D94 | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX11 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 069C | ||
Physical Address | 0x4AE0 6D9C | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX12 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 06A4 | ||
Physical Address | 0x4AE0 6DA4 | Instance | CORE_PRM |
Description | This register contains dedicated MAILBOX13 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | RESERVED | R | 0x0 |
Address Offset | 0x0000 0724 | ||
Physical Address | 0x4AE0 6E24 | Instance | CORE_PRM |
Description | This register contains dedicated L3_3 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_RFF | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 072C | ||
Physical Address | 0x4AE0 6E2C | Instance | CORE_PRM |
Description | This register contains dedicated L3_INSTR context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0 | |
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |
Address Offset | 0x0000 0744 | ||
Physical Address | 0x4AE0 6E44 | Instance | CORE_PRM |
Description | This register contains dedicated OCP_WP1 context statuses. [warm reset insensitive] | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | LOSTMEM_CORE_NRET_BANK | RESERVED | LOSTCONTEXT_RFF | LOSTCONTEXT_DFF |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:9 | RESERVED | R | 0x0 | |
8 | LOSTMEM_CORE_NRET_BANK | Specify if memory-based context in CORE_NRET_BANK memory bank has been lost due to a previous power transition or other reset source. | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
7:2 | RESERVED | R | 0x0 | |
1 | LOSTCONTEXT_RFF | Specify if RFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_PWRON_RET_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost | ||||
0 | LOSTCONTEXT_DFF | Specify if DFF-based context has been lost due to a previous power transition or other reset source. (set upon assertion of CORE_RST signal) | RW | 0x1 |
0x0: Context has been maintained | ||||
0x1: Context has been lost |