SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 26-1 lists the module pins and their corresponding signal names at the device level, and also specifies their links to functions.
Module Signal | Device Pin | I/O(1) | Description | Pin Reset Value |
---|---|---|---|---|
TXP | sata_txp0 | O | TXP output of the SATA PHY differential transmission lane | HiZ |
TXN | sata_txn0 | O | TXN output of the SATA PHY differential transmission lane | HiZ |
RXP | sata_rxp0 | I | RXP input of the SATA PHY differential reception lane | HiZ |
RXN | sata_rxn0 | I | RXN input of the SATA PHY differential reception lane | HiZ |
Figure 26-2 shows module pin signals mapping to SATA PHY I/O signals visible at device pad level.
The path from module pin to device pad(s) is defined at the device I/O logic level. The I/O logic maps the module signals to the different pads of the device and is programmable in the control module registers. See Control Module, for more information.