SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 33-12 summarizes the SCTM events for the IPU subsystem.
Input Index | Event Description |
---|---|
1 | Cache locks |
2 | Cache line replacements |
3 | Cache evictions |
4 | Cache maintenance operations (slave 0) |
5 | Cache maintenance operations (slave 1) |
6 | Cache maintenance operations (slave 2) |
7 | Cache maintenance operations (slave 3) |
8 | Cache OCP access (slave 0) |
9 | Cache OCP access (slave 1) |
10 | Cache OCP access (slave 2) |
11 | Cache OCP access (slave 3) |
12 | Cacheable access (slave 0) |
13 | Cacheable access (slave 1) |
14 | Cacheable access (slave 2) |
15 | Cacheable access (slave 3) |
16 | Cache bank conflicts (slave 0) |
17 | Cache bank conflicts (slave 1) |
18 | Cache bank conflicts (slave 2) |
19 | Cache bank conflicts (slave 3) |
20 | Cache allocations |
21 | Cache write buffer accesses (slave 0) |
22 | Cache write buffer accesses (slave 1) |
23 | Cache write buffer accesses (slave 2) |
24 | Cache write buffer accesses (slave 3) |
25 | Cache line fills (slave 0) |
26 | Cache line fills (slave 1) |
27 | Cache line fills (slave 2) |
28 | Cache line fills (slave 3) |
29 | Cache write fills (slave 0) |
30 | Cache write fills (slave 1) |
31 | Cache write fills (slave 2) |
32 | Cache write fills (slave 3) |
33 | Cache read fills (slave 0) |
34 | Cache read fills (slave 1) |
35 | Cache read fills (slave 2) |
36 | Cache read fills (slave 3) |
37 | Cache misses (slave 0) |
38 | Cache misses (slave 1) |
39 | Cache misses (slave 2) |
40 | Cache misses (slave 3) |
41 | Cache hits (slave 0) |
42 | Cache hits (slave 1) |
43 | Cache hits (slave 2) |
44 | Cache hits (slave 3) |
45 | IPU_C1 deep sleep |
46 | IPU_C1 sleep |
47 | IPU_C0 deep sleep |
48 | IPU_C0 sleep |
Input index [0] is reserved for free-running subsystem clock (used for total cycle profiling).