SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
The L4_PER1 interconnect handles transfers only to peripherals in the PER power domain. Table 14-379 lists the L4_PER1 TAs.
Module Target Name | Description |
---|---|
UART3_TARG | Universal Asynchronous Receiver/Transmitter target port |
TIMER2_TARG | General Purpose Timer 2 target port |
TIMER3_TARG | TIMER3 target port |
TIMER4_TARG | TIMER4 target port |
TIMER9_TARG | TIMER9 target port |
GPIO7_TARG | General-Purpose Interface 7 target port |
GPIO8_TARG | GPIO8 target port |
GPIO2_TARG | GPIO2 target port |
GPIO3_TARG | GPIO3 target port |
GPIO4_TARG | GPIO4 target port |
GPIO5_TARG | GPIO5 target port |
GPIO6_TARG | GPIO6 target port |
I2C3_TARG | Inter-Integrated Circuit 3 target port |
UART5_TARG | UART5 target port |
UART6_TARG | UART6 target port |
UART1_TARG | UART1 target port |
UART2_TARG | UART2 target port |
UART4_TARG | UART4 target port |
I2C1_TARG | I2C1 target port |
I2C2_TARG | I2C2 target port |
ELM_TARG | Error Location Module target port |
I2C4_TARG | I2C4 target port |
I2C5_TARG | I2C5 target port |
TIMER10_TARG | TIMER10 target port |
TIMER11_TARG | TIMER11 target port |
MCSPI1_TARG | Multi-channel Serial Peripheral Interface 1 target port |
MCSPI2_TARG | McSPI2 target port |
MMC1_TARG | MMC1 target port |
HDQ1W_TARG | HDQ1W target port |
MMC2_TARG | MMC2 target port |
MMC3_TARG | MMC3 target port |
MCSPI3_TARG | McSPI3 target port |
MCSPI4_TARG | McSPI4 target port |
MMC4_TARG | MMC4 target port |
Four ports communicate between the L3_MAIN interconnect and the L4_PER1 interconnect to allow the L3_MAIN initiators to access the L4_PER1 targets. Table 14-380 lists the L4_PER1 initiator TAs.
For the list of initiators authorized to access the L4_PER1, peripherals, see Section 14.2.3.2.2, Connectivity Matrix.
Module Iniator Name | Description |
---|---|
L3_MAIN_IP0_INIT | L3 sDMA RD interconnect port |
L3_MAIN_IP1_INIT | L3 sDMA WR interconnect port |
L3_MAIN_IP2_INIT | L3 MPU susbystem interconnect port |