SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
The watchdog timers registers are limited to 32- and 16-bit data accesses; 8-bit access is not allowed and can corrupt register content.
Table 22-77 lists the WD_TIMER2 registers.
Register Name | Type | Register Width (Bits) | Address Offset | WD_TIMER2 Physical Address L4_WKUP Interconnect |
---|---|---|---|---|
WIDR | R | 32 | 0x0000 0000 | 0x4AE1 4000 |
WDSC | RW | 32 | 0x0000 0010 | 0x4AE1 4010 |
WDST | R | 32 | 0x0000 0014 | 0x4AE1 4014 |
WISR | RW | 32 | 0x0000 0018 | 0x4AE1 4018 |
WIER | RW | 32 | 0x0000 001C | 0x4AE1 401C |
WWER | RW | 32 | 0x0000 0020 | 0x4AE1 4020 |
WCLR | RW | 32 | 0x0000 0024 | 0x4AE1 4024 |
WCRR | RW | 32 | 0x0000 0028 | 0x4AE1 4028 |
WLDR | RW | 32 | 0x0000 002C | 0x4AE1 402C |
WTGR | RW | 32 | 0x0000 0030 | 0x4AE1 4030 |
WWPS | R | 32 | 0x0000 0034 | 0x4AE1 4034 |
WDLY | RW | 32 | 0x0000 0044 | 0x4AE1 4044 |
WSPR | RW | 32 | 0x0000 0048 | 0x4AE1 4048 |
WIRQEOI | RW | 32 | 0x0000 0050 | 0x4AE1 4050 |
WIRQSTATRAW | RW | 32 | 0x0000 0054 | 0x4AE1 4054 |
WIRQSTAT | RW | 32 | 0x0000 0058 | 0x4AE1 4058 |
WIRQENSET | RW | 32 | 0x0000 005C | 0x4AE1 405C |
WIRQENCLR | RW | 32 | 0x0000 0060 | 0x4AE1 4060 |
WIRQWAKEEN | RW | 32 | 0x0000 0064 | 0x4AE1 4064 |