SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Figure 22-4 shows the integration of the GP timer in the device.
Table 22-2 through Table 22-4 summarize the integration of the module in the device.
Module Instance | Attributes | ||
Power Domain | Wake-Up Capability | Interconnect | |
TIMER1 | PD_WKUPAON | Yes | L4_WKUP |
TIMER2 | PD_COREAON | Yes | L4_PER1 |
TIMER3 | PD_COREAON | Yes | L4_PER1 |
TIMER4 | PD_COREAON | Yes | L4_PER1 |
TIMER5 | PD_COREAON | Yes | L4_PER3 |
TIMER6 | PD_COREAON | Yes | L4_PER3 |
TIMER7 | PD_COREAON | Yes | L4_PER3 |
TIMER8 | PD_COREAON | Yes | L4_PER3 |
TIMER9 | PD_COREAON | Yes | L4_PER1 |
TIMER10 | PD_COREAON | Yes | L4_PER1 |
TIMER11 | PD_COREAON | Yes | L4_PER1 |
TIMER12 | PD_WKUPAON | Yes | L4_WKUP |
TIMER13 | PD_COREAON | Yes | L4_PER3 |
TIMER14 | PD_COREAON | Yes | L4_PER3 |
TIMER15 | PD_COREAON | Yes | L4_PER3 |
TIMER16 | PD_COREAON | Yes | L4_PER3 |
Clocks | ||||
Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
TIMER1 | TIMER1_FCLK | TIMER1_GFCLK | PRCM | TIMER1 functional clock |
TIMER1_ICLK | WKUPAON_GICLK | PRCM | TIMER1 interface clock | |
TIMER2 | TIMER2_FCLK | TIMER2_GFCLK | PRCM | TIMER2 functional clock |
TIMER2_ICLK | L4PER_L3_GICLK | PRCM | TIMER2 interface clock | |
TIMER3 | TIMER3_FCLK | TIMER3_GFCLK | PRCM | TIMER3 functional clock |
TIMER3_ICLK | L4PER_L3_GICLK | PRCM | TIMER3 interface clock | |
TIMER4 | TIMER4_FCLK | TIMER4_GFCLK | PRCM | TIMER4 functional clock |
TIMER4_ICLK | L4PER_L3_GICLK | PRCM | TIMER4 interface clock | |
TIMER5 | TIMER5_FCLK | TIMER5_GFCLK | PRCM | TIMER5 functional clock |
TIMER5_ICLK | IPU_L3_GICLK | PRCM | TIMER5 interface clock | |
TIMER6 | TIMER6_FCLK | TIMER6_GFCLK | PRCM | TIMER6 functional clock |
TIMER6_ICLK | IPU_L3_GICLK | PRCM | TIMER6 interface clock | |
TIMER7 | TIMER7_FCLK | TIMER7_GFCLK | PRCM | TIMER7 functional clock |
TIMER7_ICLK | IPU_L3_GICLK | PRCM | TIMER7 interface clock | |
TIMER8 | TIMER8_FCLK | TIMER8_GFCLK | PRCM | TIMER8 functional clock |
TIMER8_ICLK | IPU_L3_GICLK | PRCM | TIMER8 interface clock | |
TIMER9 | TIMER9_FCLK | TIMER9_GFCLK | PRCM | TIMER9 functional clock |
TIMER9_ICLK | L4PER_L3_GICLK | PRCM | TIMER9 interface clock | |
TIMER10 | TIMER10_FCLK | TIMER10_GFCLK | PRCM | TIMER10 functional clock |
TIMER10_ICLK | L4PER_L3_GICLK | PRCM | TIMER10 interface clock | |
TIMER11 | TIMER11_FCLK | TIMER11_GFCLK | PRCM | TIMER11 functional clock |
TIMER11_ICLK | L4PER_L3_GICLK | PRCM | TIMER11 interface clock | |
TIMER12 | TIMER12_FCLK | OSC_32K_CLK(1) | PRCM | TIMER12 functional clock |
TIMER12_ICLK | WKUPAON_GICLK | PRCM | TIMER12 interface clock | |
TIMER13 | TIMER13_FCLK | TIMER13_GFCLK | PRCM | TIMER13 functional clock |
TIMER13_ICLK | L4PER3_L3_GICLK | PRCM | TIMER13 interface clock | |
TIMER14 | TIMER14_FCLK | TIMER14_GFCLK | PRCM | TIMER14 functional clock |
TIMER14_ICLK | L4PER3_L3_GICLK | PRCM | TIMER14 interface clock | |
TIMER15 | TIMER15_FCLK | TIMER15_GFCLK | PRCM | TIMER15 functional clock |
TIMER15_ICLK | L4PER3_L3_GICLK | PRCM | TIMER15 interface clock | |
TIMER16 | TIMER16_FCLK | TIMER16_GFCLK | PRCM | TIMER16 functional clock |
TIMER16_ICLK | L4PER3_L3_GICLK | PRCM | TIMER16 interface clock | |
Resets | ||||
TIMER1 | TIMER1_RST | WKUPAON_RST | PRM | Reset to TIMER1 |
TIMER2 | TIMER2_RST | L4PER_RST | PRM | Reset to TIMER2 |
TIMER3 | TIMER3_RST | L4PER_RST | PRM | Reset to TIMER3 |
TIMER4 | TIMER4_RST | L4PER_RST | PRM | Reset to TIMER4 |
TIMER5 | TIMER5_RST | IPU_RST | PRM | Reset to TIMER5 |
TIMER6 | TIMER6_RST | IPU_RST | PRM | Reset to TIMER6 |
TIMER7 | TIMER7_RST | IPU_RST | PRM | Reset to TIMER7 |
TIMER8 | TIMER8_RST | IPU_RST | PRM | Reset to TIMER8 |
TIMER9 | TIMER9_RST | L4PER_RST | PRM | Reset to TIMER9 |
TIMER10 | TIMER10_RST | L4PER_RST | PRM | Reset to TIMER10 |
TIMER11 | TIMER11_RST | L4PER_RST | PRM | Reset to TIMER11 |
TIMER12 | TIMER12_RST | WKUPAON_RST | PRM | Reset to TIMER12 |
TIMER13 | TIMER13_RST | L4PER_RST | PRM | Reset to TIMER13 |
TIMER14 | TIMER14_RST | L4PER_RST | PRM | Reset to TIMER14 |
TIMER15 | TIMER15_RST | L4PER_RST | PRM | Reset to TIMER15 |
TIMER16 | TIMER16_RST | L4PER_RST | PRM | Reset to TIMER16 |
Interrupt Requests | ||||
Module Instance | Source Signal Name | Destination IRQ_CROSSBAR Input | Default Mapping | Description |
TIMER1 | TIMER1_IRQ | IRQ_CROSSBAR_32 | MPU_IRQ_37 | TIMER1 interrupt |
DSP1_IRQ_63 | ||||
DSP2_IRQ_63 | ||||
TIMER2 | TIMER2_IRQ | IRQ_CROSSBAR_33 | MPU_IRQ_38 | TIMER2 interrupt |
DSP1_IRQ_64 | ||||
DSP2_IRQ_64 | ||||
TIMER3 | TIMER3_IRQ | IRQ_CROSSBAR_34 | MPU_IRQ_39 | TIMER3 interrupt |
DSP1_IRQ_65 | ||||
DSP2_IRQ_65 | ||||
IPU1_IRQ_53 | ||||
IPU2_IRQ_53 | ||||
TIMER4 | TIMER4_IRQ | IRQ_CROSSBAR_35 | MPU_IRQ_40 | TIMER4 interrupt |
DSP1_IRQ_66 | ||||
DSP2_IRQ_66 | ||||
IPU1_IRQ_54 | ||||
IPU2_IRQ_54 | ||||
TIMER5 | TIMER5_IRQ | IRQ_CROSSBAR_36 | MPU_IRQ_41 | TIMER5 interrupt |
DSP1_IRQ_67 | ||||
DSP2_IRQ_67 | ||||
TIMER6 | TIMER6_IRQ | IRQ_CROSSBAR_37 | MPU_IRQ_42 | TIMER6 interrupt |
DSP1_IRQ_68 | ||||
DSP2_IRQ_68 | ||||
TIMER7 | TIMER7_IRQ | IRQ_CROSSBAR_38 | MPU_IRQ_43 | TIMER7 interrupt |
DSP1_IRQ_69 | ||||
DSP2_IRQ_69 | ||||
TIMER8 | TIMER8_IRQ | IRQ_CROSSBAR_39 | MPU_IRQ_44 | TIMER8 interrupt |
DSP1_IRQ_70 | ||||
DSP2_IRQ_70 | ||||
TIMER9 | TIMER9_IRQ | IRQ_CROSSBAR_40 | MPU_IRQ_45 | TIMER9 interrupt |
DSP1_IRQ_71 | ||||
DSP2_IRQ_71 | ||||
IPU1_IRQ_55 | ||||
IPU2_IRQ_55 | ||||
TIMER10 | TIMER10_IRQ | IRQ_CROSSBAR_41 | MPU_IRQ_46 | TIMER10 interrupt |
DSP1_IRQ_72 | ||||
DSP2_IRQ_72 | ||||
TIMER11 | TIMER11_IRQ | IRQ_CROSSBAR_42 | MPU_IRQ_47 | TIMER11 interrupt |
DSP1_IRQ_73 | ||||
DSP2_IRQ_73 | ||||
IPU1_IRQ_56 | ||||
IPU2_IRQ_56 | ||||
TIMER12 | TIMER12_IRQ | IRQ_CROSSBAR_90 | MPU_IRQ_95 | TIMER12 interrupt |
TIMER13 | TIMER13_IRQ | IRQ_CROSSBAR_339 | - | TIMER13 interrupt. This IRQ source signal is not mapped by default to any device INTC |
TIMER14 | TIMER14_IRQ | IRQ_CROSSBAR_340 | - | TIMER14 interrupt. This IRQ source signal is not mapped by default to any device INTC |
TIMER15 | TIMER15_IRQ | IRQ_CROSSBAR_341 | - | TIMER15 interrupt. This IRQ source signal is not mapped by default to any device INTC |
TIMER16 | TIMER16_IRQ | IRQ_CROSSBAR_342 | - | TIMER16 interrupt. This IRQ source signal is not mapped by default to any device INTC |
No DMA Requests |
The “Default Mapping” column in Table 22-4
GP Timers Hardware Requests shows the default mapping of module IRQ
source signals. These IRQ source signals can also be mapped to other lines of
each device Interrupt controller through the IRQ_CROSSBAR module.
For more information about the IRQ_CROSSBAR
module, see IRQ_CROSSBAR Module Functional Description, in Control
Module.
For
more information about the device interrupt controllers, see Interrupt
Controllers.
For the description of the interrupt source, see Section 22.2.4.5, GP Timer Interrupt.