SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
The L3_INSTR interconnect is a 8-MiB space composed of the L3_INSTR interconnect configuration registers and module registers.
Table 2-2 describes the mapping of the registers for the L3_INSTR interconnect.
Region name | Start_address (hex) | End_address (hex) | Size | Description |
---|---|---|---|---|
CT_STM_ADD_SP_0 | 0x5400_0000 | 0x540F_FFFF | 1MiB | MIPI_STM - System Trace (address space 0) |
CT_STM_ADD_SP_1 | 0x5410_0000 | 0x5413_FFFF | 256KiB | MIPI_STM - System Trace (address space 1) |
MPU_C0_DEBUG | 0x5414_0000 | 0x5414_1FFF | 8KiB | MPU_C0 Debug Performance Monitoring Unit |
MPU_C1_DEBUG | 0x5414_2000 | 0x5414_3FFF | 8KiB | MPU_C1 Debug Performance Monitoring Unit |
Reserved | 0x5414_4000 | 0x5414_7FFF | 16KiB | Reserved |
MPU_C0_CS_CTI_MPU | 0x5414_8000 | 0x5414_8FFF | 4KiB | Cross Triggering Interface (CTI0 component) |
MPU_C1_CS_CTI_MPU | 0x5414_9000 | 0x5414_9FFF | 4KiB | Cross Triggering Interface (CTI1 component) |
Reserved | 0x5414_A000 | 0x5414_BFFF | 8KiB | Reserved |
MPU_C0_CS_PTM_MPU | 0x5414_C000 | 0x5414_CFFF | 4KiB | Processor Trace Macrocell Component 0 |
MPU_C1_CS_PTM_MPU | 0x5414_D000 | 0x5414_DFFF | 4KiB | Processor Trace Macrocell Component 1 |
Reserved | 0x5414_E000 | 0x5415_7FFF | 40KiB | Reserved |
MPU_CS_TF | 0x5415_8000 | 0x5415_8FFF | 4KiB | CS_TF (APBv3) - Trace Funnel for MPU |
DAP_PC | 0x5415_9000 | 0x5415_9FFF | 4KiB | DAP_PC |
MPU_CS_STM | 0x5415_A000 | 0x5415_AFFF | 4KiB | CoreSight™ System Trace Module |
ATB_FIFO_SGU | 0x5415_B000 | 0x5415_BFFF | 4KiB | AMBA® Trace Buffer Static Gathering Unit |
Reserved | 0x5415_C000 | 0x5415_EFFF | 12KiB | Reserved |
T2ASYNC_APB_MPU_DEBUG _MPU_MPU | 0x5415_F000 | 0x5415_FFFF | 4KiB | APB Bridge control and time-out register |
DRM | 0x5416_0000 | 0x5416_0FFF | 4KiB | DRM (OCP) - Debug Register Mapping |
CT_STM_CONF_PORT | 0x5416_1000 | 0x5416_1FFF | 4KiB | MIPI_STM(OCP) configuration port - System Trace |
Reserved | 0x5416_2000 | 0x5416_2FFF | 4KiB | Reserved |
CS_TPIU | 0x5416_3000 | 0x5416_3FFF | 4KiB | CS_TPIU (APBv3) - Trace Port Interface Unit |
DEBUGSS_CS_TF_1 | 0x5416_4000 | 0x5416_4FFF | 4KiB | CS_TF (APBv3) - Trace Funnel for DEBUGSS |
Reserved | 0x5416_5000 | 0x5416_6FFF | 8KiB | Reserved |
CT_TBR | 0x5416_7000 | 0x5416_7FFF | 4KiB | C-Tools Trace Buffer |
CT_UART | 0x5416_8000 | 0x5416_8FFF | 4KiB | C-Tools UART |
DEBUGSS_CS_CTI | 0x5416_9000 | 0x5416_9FFF | 4KiB | Cross Triggering Interface |
DEBUGSS_CS_CTM | 0x5416_A000 | 0x5416_AFFF | 4KiB | Core Sight -System Trace Module |
MASTER_TIMESTAMP | 0x5416_B000 | 0x5416_BFFF | 4KiB | Master Time Stamp |
Reserved | 0x5416_C000 | 0x5417_0FFF | 20KiB | Reserved |
DEBUGSS_OCP2SCP | 0x5417_1000 | 0x5417_1FFF | 4KiB | Interconnect registers |
L4_CFG_EMU | 0x5417_2000 | 0x5417_2FFF | 4KiB | Interconnect registers |
Reserved | 0x5417_3000 | 0x5417_FFFF | 52KiB | Reserved |
L3_INSTR_EMU | 0x5418_0000 | 0x5418_0FFF | 4KiB | Interconnect registers |
Reserved | 0x5418_1000 | 0x547F_FFFF | 6652KiB | Reserved |