SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-246 lists for each module of the clock domain the clocks the module receives and their role (that is, functional or interface clock).
Module | Clock | Clock Type |
---|---|---|
TIMER5 | IPU_L3_GICLK | Interface(1) |
TIMER5_GFCLK | Functional | |
TIMER6 | IPU_L3_GICLK | Interface(1) |
TIMER6_GFCLK | Functional | |
TIMER7 | IPU_L3_GICLK | Interface(1) |
TIMER7_GFCLK | Functional | |
TIMER8 | IPU_L3_GICLK | Interface(1) |
TIMER8_GFCLK | Functional | |
UART6 | IPU_L3_GICLK | Interface(1) |
UART6_GFCLK | Functional | |
I2C5 | IPU_L3_GICLK | Interface(1) |
IPU_96M_GFCLK | Functional | |
McASP1 | IPU_L3_GICLK | Interface(1) |
MCASP1_AHCLKR | Functional | |
MCASP1_AHCLKX | Functional | |
MCASP1_AUX_GFCLK | Functional |
Table 3-247 lists the supported wake-up request generation capability for each module of the clock domain.
Module | Wake-Up Feature |
---|---|
TIMER5 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ,DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ, ) |
TIMER6 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ, ) |
TIMER7 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ, ) |
TIMER8 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ, ) |
UART6 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ, , DMA_SYSTEM-DMA) |
I2C5 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ, , DMA_SYSTEM-DMA) |
McASP1 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ, , DMA_SYSTEM-DMA) |
Table 3-248 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Clock-Management Protocol | Status Bit Field | Role |
---|---|---|---|
TIMER5 | Slave | CM_IPU_TIMER5_CLKCTRL[17:16] IDLEST | Idle status |
TIMER6 | Slave | CM_IPU_TIMER6_CLKCTRL[17:16] IDLEST | Idle status |
TIMER7 | Slave | CM_IPU_TIMER7_CLKCTRL[17:16] IDLEST | Idle status |
TIMER8 | Slave | CM_IPU_TIMER8_CLKCTRL[17:16] IDLEST | Idle status |
UART6 | Slave | CM_IPU_UART6_CLKCTRL[17:16] IDLEST | Idle status |
I2C5 | Slave | CM_IPU_I2C5_CLKCTRL[17:16] IDLEST | Idle status |
McASP1 | Slave | CM_IPU_MCASP1_CLKCTRL[17:16] IDLEST | Idle status |
Table 3-249 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
---|---|---|---|---|---|
McASP1 | Available | N/A | Available | CM_IPU_MCASP1_CLKCTRL[1:0] MODULEMODE | Read/write |
TIMER5 | Available | N/A | Available | CM_IPU_TIMER5_CLKCTRL[1:0] MODULEMODE | Read/write |
TIMER6 | Available | N/A | Available | CM_IPU_TIMER6_CLKCTRL[1:0] MODULEMODE | Read/write |
TIMER7 | Available | N/A | Available | CM_IPU_TIMER7_CLKCTRL[1:0] MODULEMODE | Read/write |
TIMER8 | Available | N/A | Available | CM_IPU_TIMER8_CLKCTRL[1:0] MODULEMODE | Read/write |
I2C5 | Available | N/A | Available | CM_IPU_I2C5_CLKCTRL[1:0] MODULEMODE | Read/write |
UART6 | Available | N/A | Available | CM_IPU_UART6_CLKCTRL[1:0] MODULEMODE | Read/write |