SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 15-35 provides a summary of the DMM registers.
Register Name | Type | Register Width (Bits) | Address Offset | Physical Address DMM |
---|---|---|---|---|
DMM_REVISION | R | 32 | 0x0000 0000 | 0x4E00 0000 |
DMM_HWINFO | R | 32 | 0x0000 0004 | 0x4E00 0004 |
DMM_LISA_HWINFO | R | 32 | 0x0000 0008 | 0x4E00 0008 |
DMM_SYSCONFIG | RW | 32 | 0x0000 0010 | 0x4E00 0010 |
DMM_LISA_LOCK | RW | 32 | 0x0000 001C | 0x4E00 001C |
DMM_EMERGENCY | RW | 32 | 0x0000 0020 | 0x4E00 0020 |
DMM_LISA_MAP_i (1) | RW | 32 | 0x0000 0040 + (0x4 * i) | 0x4E00 0040 + (0x4 * i) |
DMM_TILER_HWINFO | R | 32 | 0x0000 0208 | 0x4E00 0208 |
DMM_TILER_OR0 | RW | 32 | 0x0000 0220 | 0x4E00 0220 |
DMM_TILER_OR1 | RW | 32 | 0x0000 0224 | 0x4E00 0224 |
DMM_PAT_HWINFO | R | 32 | 0x0000 0408 | 0x4E00 0408 |
DMM_PAT_GEOMETRY | R | 32 | 0x0000 040C | 0x4E00 040C |
DMM_PAT_CONFIG | RW | 32 | 0x0000 0410 | 0x4E00 0410 |
DMM_PAT_VIEW0 | RW | 32 | 0x0000 0420 | 0x4E00 0420 |
DMM_PAT_VIEW1 | RW | 32 | 0x0000 0424 | 0x4E00 0424 |
DMM_PAT_VIEW_MAP_i (1) | RW | 32 | 0x0000 0440 + (0x4 * i) | 0x4E00 0440 + (0x4 * i) |
DMM_PAT_VIEW_MAP_BASE | RW | 32 | 0x0000 0460 | 0x4E00 0460 |
DMM_PAT_IRQ_EOI | RW | 32 | 0x0000 0478 | 0x4E00 0478 |
DMM_PAT_IRQSTATUS_RAW | RW | 32 | 0x0000 0480 | 0x4E00 0480 |
DMM_PAT_IRQSTATUS | RW | 32 | 0x0000 0490 | 0x4E00 0490 |
DMM_PAT_IRQENABLE_SET | RW | 32 | 0x0000 04A0 | 0x4E00 04A0 |
DMM_PAT_IRQENABLE_CLR | RW | 32 | 0x0000 04B0 | 0x4E00 04B0 |
DMM_PAT_STATUS_i (1) | R | 32 | 0x0000 04C0 + (0x4 * i) | 0x4E00 04C0 + (0x4 * i) |
DMM_PAT_DESCR_i (1) | RW | 32 | 0x0000 0500 + (0x10 * i) | 0x4E00 0500 + (0x10 * i) |
DMM_PAT_AREA_i (1) | RW | 32 | 0x0000 0504 + (0x10 * i) | 0x4E00 0504 + (0x10 * i) |
DMM_PAT_CTRL_i (1) | RW | 32 | 0x0000 0508 + (0x10 * i) | 0x4E00 0508 + (0x10 * i) |
DMM_PAT_DATA_i (1) | RW | 32 | 0x0000 050C + (0x10 * i) | 0x4E00 050C + (0x10 * i) |
DMM_PEG_HWINFO | R | 32 | 0x0000 0608 | 0x4E00 0608 |
DMM_PEG_PRIO_k (2) | RW | 32 | 0x0000 0620 + (0x4 * k) | 0x4E00 0620 + (0x4 * k) |
DMM_PEG_PRIO_PAT | RW | 32 | 0x0000 0640 | 0x4E00 0640 |