SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Figure 18-3 shows the integration of the control module in the device.
Table 18-2 through Table 18-4 summarize the integration of the Control Module in the device.
Submodule | Attributes | |
Power Domain | Interconnect | |
CTRL_MODULE_CORE | PD_COREAON | L4_CFG |
CTRL_MODULE_WKUP | PD_WKUPAON | L4_WKUP |
Clocks | ||||
Submodule | Destination Signal Name | Source Signal Name | Source | Description |
CTRL_MODULE_CORE | L4CFG_L4_GICLK | L4CFG_L4_GICLK | PRCM | Interface clock to the CTRL_MODULE_CORE submodule |
L3INSTR_TS_GCLK | L3INSTR_TS_GCLK | PRCM | Common functional clock for the five thermal FSMs instantiated in the CTRL_MODULE_CORE submodule | |
CTRL_MODULE_WKUP | WKUPAON_GICLK | WKUPAON_GICLK | PRCM | Interface clock to the CTRL_MODULE_WKUP submodule |
Resets | ||||
CTRL_MODULE_CORE | CORE_PWRON_RET_RST | CORE_PWRON_RET_RST | PRCM | Internal power-on reset (POR) affecting the CTRL_MODULE_CORE submodule |
CTRL_MODULE_WKUP | WKUPAON_PWRON_RST | WKUPAON_PWRON_RST | PRCM | Internal POR affecting the CTRL_MODULE_WKUP submodule |
Interrupt Requests | ||||
Submodule | Source Signal Name | Destination IRQ_CROSSBAR Input | Default Mapping | Description |
CTRL_MODULE_CORE | PBIAS_IRQ | IRQ_CROSSBAR_70 | MPU_IRQ_75 | Interrupt signal generated by the PBIAS cell when the MMC1 I/Os supply voltage is not equal to the bias voltage generated by the PBIAS cell |
CTRL_MODULE_CORE_IRQ_THERMAL_ALERT | IRQ_CROSSBAR_121 | MPU_IRQ_126 | Thermal alert interrupt signal generated when one of the five thermal sensors goes over the tepmerature threshold value |
The “Default Mapping” column in Table 18-4 Control Module Hardware Requests shows the default mapping of module IRQ source signals. These IRQ source signals can also be mapped to other lines of each device Interrupt controller through the IRQ_CROSSBAR module.
For more information about the IRQ_CROSSBAR module, see Section 18.4.6.4, IRQ_CROSSBAR Module Functional Description.
For more information about the device interrupt controllers, see Chapter 17, Interrupt Controllers.
The integration of the control module is the following: