Table 16-445 through Table 16-487 summarizes the L4 TA mapping of the CFG_TA, PER_TA, and WKUP_TA registers.
Table 16-445 CFG_TA Register Mapping Summary 1 Table 16-446 CFG_TA Register Mapping Summary 2 Table 16-447 CFG_TA Register Mapping Summary 3 Table 16-448 CFG_TA Register Mapping Summary 4 Table 16-449 CFG_TA Register Mapping Summary 5 Table 16-450 CFG_TA Register Mapping Summary 6 Table 16-451 CFG_TA Register Mapping Summary 7 Table 16-452 CFG_TA Register Mapping Summary 8 Table 16-453 CFG_TA Register Mapping Summary 9Register Name | Type | Register Width (Bits) | Address Offset | DSP1_SDMA_FW_CFG_TARG L3_MAIN Physical Address | DSP2_SDMA_FW_CFG_TARG L3_MAIN Physical Address | QSPI_FW_CFG_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4A17 2000 | 0x4A17 4000 | 0x4A17 A000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4A17 2004 | 0x4A17 4004 | 0x4A17 A004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4A17 2018 | 0x4A17 4018 | 0x4A17 A018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4A17 201C | 0x4A17 401C | 0x4A17 A01C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4A17 2020 | 0x4A17 4020 | 0x4A17 A020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4A17 2024 | 0x4A17 4024 | 0x4A17 A024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4A17 2028 | 0x4A17 4028 | 0x4A17 A028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4A17 202C | 0x4A17 402C | 0x4A17 A02C |
Table 16-454 CFG_TA Register Mapping Summary 10 Table 16-455 CFG_TA Register Mapping Summary 11Register Name | Type | Register Width (Bits) | Address Offset | OCMC_RAM2_FW_CFG_TARG L3_MAIN Physical Address | GPMC_FW_CFG_TARG L3_MAIN Physical Address | OCMC_RAM1_FW_CFG_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4A20 F000 | 0x4A21 1000 | 0x4A21 3000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4A20 F004 | 0x4A21 1004 | 0x4A21 3004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4A20 F018 | 0x4A21 1018 | 0x4A21 3018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4A20 F01C | 0x4A21 101C | 0x4A21 301C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4A20 F020 | 0x4A21 1020 | 0x4A21 3020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4A20 F024 | 0x4A21 1024 | 0x4A21 3024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4A20 F028 | 0x4A21 1028 | 0x4A21 3028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4A20 F02C | 0x4A21 102C | 0x4A21 302C |
Table 16-456 CFG_TA Register Mapping Summary 12 Table 16-457 CFG_TA Register Mapping Summary 13Register Name | Type | Register Width (Bits) | Address Offset | IVA_SL2IF_FW_CFG_TARG L3_MAIN Physical Address | IVA_CONFIG_FW_CFG_TARG L3_MAIN Physical Address | DEBUGSS_CT_TBR_FW_CFG_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4A21 F000 | 0x4A22 1000 | 0x4A22 5000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4A21 F004 | 0x4A22 1004 | 0x4A22 5004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4A21 F018 | 0x4A22 1018 | 0x4A22 5018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4A21 F01C | 0x4A22 101C | 0x4A22 501C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4A21 F020 | 0x4A22 1020 | 0x4A22 5020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4A21 F024 | 0x4A22 1024 | 0x4A22 5024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4A21 F028 | 0x4A22 1028 | 0x4A22 5028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4A21 F02C | 0x4A22 102C | 0x4A22 502C |
Table 16-458 CFG_TA Register Mapping Summary 14 Table 16-459 CFG_TA Register Mapping Summary 15 Table 16-460 PER1_TA Register Mapping Summary 1Register Name | Type | Register Width (Bits) | Address Offset | UART3_TARG L3_MAIN Physical Address | TIMER2_TARG L3_MAIN Physical Address | TIMER3_TARG L3_MAIN Physical Address | TIMER4_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4802 1000 | 0x4803 3000 | 0x4803 5000 | 0x4803 7000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4802 1004 | 0x4803 3004 | 0x4803 5004 | 0x4803 7004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4802 1018 | 0x4803 3018 | 0x4803 5018 | 0x4803 7018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4802 101C | 0x4803 301C | 0x4803 501C | 0x4803 701C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4802 1020 | 0x4803 3020 | 0x4803 5020 | 0x4803 7020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4802 1024 | 0x4803 3024 | 0x4803 5024 | 0x4803 7024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4802 1028 | 0x4803 3028 | 0x4803 5028 | 0x4803 7028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4802 102C | 0x4803 302C | 0x4803 502C | 0x4803 702C |
Table 16-461 PER1_TA Register Mapping Summary 2Register Name | Type | Register Width (Bits) | Address Offset | TIMER9_TARG L3_MAIN Physical Address | GPIO7_TARG L3_MAIN Physical Address | GPIO8_TARG L3_MAIN Physical Address | GPIO2_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4803 F000 | 0x4805 2000 | 0x4805 4000 | 0x4805 6000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4803 F004 | 0x4805 2004 | 0x4805 4004 | 0x4805 6004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4803 F018 | 0x4805 2018 | 0x4805 4018 | 0x4805 6018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4803 F01C | 0x4805 201C | 0x4805 401C | 0x4805 601C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4803 F020 | 0x4805 2020 | 0x4805 4020 | 0x4805 6020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4803 F024 | 0x4805 2024 | 0x4805 4024 | 0x4805 6024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4803 F028 | 0x4805 2028 | 0x4805 4028 | 0x4805 6028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4803 F02C | 0x4805 202C | 0x4805 402C | 0x4805 602C |
Table 16-462 PER1_TA Register Mapping Summary 3Register Name | Type | Register Width (Bits) | Address Offset | GPIO3_TARG L3_MAIN Physical Address | GPIO4_TARG L3_MAIN Physical Address | GPIO5_TARG L3_MAIN Physical Address | GPIO6_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4805 8000 | 0x4805 A000 | 0x4805 C000 | 0x4805 E000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4805 8004 | 0x4805 A004 | 0x4805 C004 | 0x4805 E004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4805 8018 | 0x4805 A018 | 0x4805 C018 | 0x4805 E018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4805 801C | 0x4805 A01C | 0x4805 C01C | 0x4805 E01C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4805 8020 | 0x4805 A020 | 0x4805 C020 | 0x4805 E020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4805 8024 | 0x4805 A024 | 0x4805 C024 | 0x4805 E024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4805 8028 | 0x4805 A028 | 0x4805 C028 | 0x4805 E028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4805 802C | 0x4805 A02C | 0x4805 C02C | 0x4805 E02C |
Table 16-463 PER1_TA Register Mapping Summary 4Register Name | Type | Register Width (Bits) | Address Offset | I2C3_TARG L3_MAIN Physical Address | UART5_TARG L3_MAIN Physical Address | UART6_TARG L3_MAIN Physical Address | UART1_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4806 1000 | 0x4806 7000 | 0x4806 9000 | 0x4806 B000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4806 1004 | 0x4806 7004 | 0x4806 9004 | 0x4806 B004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4806 1018 | 0x4806 7018 | 0x4806 9018 | 0x4806 B018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4806 101C | 0x4806 701C | 0x4806 901C | 0x4806 B01C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4806 1020 | 0x4806 7020 | 0x4806 9020 | 0x4806 B020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4806 1024 | 0x4806 7024 | 0x4806 9024 | 0x4806 B024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4806 1028 | 0x4806 7028 | 0x4806 9028 | 0x4806 B028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4806 102C | 0x4806 702C | 0x4806 902C | 0x4806 B02C |
Table 16-464 PER1_TA Register Mapping Summary 5Register Name | Type | Register Width (Bits) | Address Offset | UART2_TARG L3_MAIN Physical Address | UART4_TARG L3_MAIN Physical Address | I2C1_TARG L3_MAIN Physical Address | I2C2_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4806 D000 | 0x4806 F000 | 0x4807 1000 | 0x4807 3000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4806 D004 | 0x4806 F004 | 0x4807 1004 | 0x4807 3004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4806 D018 | 0x4806 F018 | 0x4807 1018 | 0x4807 3018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4806 D01C | 0x4806 F01C | 0x4807 101C | 0x4807 301C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4806 D020 | 0x4806 F020 | 0x4807 1020 | 0x4807 3020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4806 D024 | 0x4806 F024 | 0x4807 1024 | 0x4807 3024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4806 D028 | 0x4806 F028 | 0x4807 1028 | 0x4807 3028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4806 D02C | 0x4806 F02C | 0x4807 102C | 0x4807 302C |
Table 16-465 PER1_TA Register Mapping Summary 6Register Name | Type | Register Width (Bits) | Address Offset | ELM_TARG L3_MAIN Physical Address | I2C4_TARG L3_MAIN Physical Address | I2C5_TARG L3_MAIN Physical Address | TIMER10_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4807 9000 | 0x4807 B000 | 0x4807 D000 | 0x4808 7000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4807 9004 | 0x4807 B004 | 0x4807 D004 | 0x4808 7004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4807 9018 | 0x4807 B018 | 0x4807 D018 | 0x4808 7018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4807 901C | 0x4807 B01C | 0x4807 D01C | 0x4808 701C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4807 9020 | 0x4807 B020 | 0x4807 D020 | 0x4808 7020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4807 9024 | 0x4807 B024 | 0x4807 D024 | 0x4808 7024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4807 9028 | 0x4807 B028 | 0x4807 D028 | 0x4808 7028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4807 902C | 0x4807 B02C | 0x4807 D02C | 0x4808 702C |
Table 16-466 PER1_TA Register Mapping Summary 7Register Name | Type | Register Width (Bits) | Address Offset | TIMER11_TARG L3_MAIN Physical Address | MCSPI1_TARG L3_MAIN Physical Address | MCSPI2_TARG L3_MAIN Physical Address | MMC1_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4808 9000 | 0x4809 9000 | 0x4809 B000 | 0x4809 D000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4808 9004 | 0x4809 9004 | 0x4809 B004 | 0x4809 D004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4808 9018 | 0x4809 9018 | 0x4809 B018 | 0x4809 D018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4808 901C | 0x4809 901C | 0x4809 B01C | 0x4809 D01C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4808 9020 | 0x4809 9020 | 0x4809 B020 | 0x4809 D020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4808 9024 | 0x4809 9024 | 0x4809 B024 | 0x4809 D024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4808 9028 | 0x4809 9028 | 0x4809 B028 | 0x4809 D028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4808 902C | 0x4809 902C | 0x4809 B02C | 0x4809 D02C |
Table 16-467 PER1_TA Register Mapping Summary 8Register Name | Type | Register Width (Bits) | Address Offset | MMC3_TARG L3_MAIN Physical Address | HDQ1W_TARG L3_MAIN Physical Address | MMC2_TARG L3_MAIN Physical Address | MCSPI3_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x480A E000 | 0x480B 3000 | 0x480B 5000 | 0x480B 9000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x480A E004 | 0x480B 3004 | 0x480B 5004 | 0x480B 9004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x480A E018 | 0x480B 3018 | 0x480B 5018 | 0x480B 9018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x480A E01C | 0x480B 301C | 0x480B 501C | 0x480B 901C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x480A E020 | 0x480B 3020 | 0x480B 5020 | 0x480B 9020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x480A E024 | 0x480B 3024 | 0x480B 5024 | 0x480B 9024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x480A E028 | 0x480B 3028 | 0x480B 5028 | 0x480B 9028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x480A E02C | 0x480B 302C | 0x480B 502C | 0x480B 902C |
Table 16-468 PER1_TA Register Mapping Summary 9 Table 16-469 PER2_TA Register Mapping Summary 1Register Name | Type | Register Width (Bits) | Address Offset | UART7_TARG L3_MAIN Physical Address | UART8_TARG L3_MAIN Physical Address | UART9_TARG L3_MAIN Physical Address | MLB_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4842 1000 | 0x4842 3000 | 0x4842 5000 | 0x4842 D000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4842 1004 | 0x4842 3004 | 0x4842 5004 | 0x4842 D004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4842 1018 | 0x4842 3018 | 0x4842 5018 | 0x4842 D018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4842 101C | 0x4842 301C | 0x4842 501C | 0x4842 D01C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4842 1020 | 0x4842 3020 | 0x4842 5020 | 0x4842 D020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4842 1024 | 0x4842 3024 | 0x4842 5024 | 0x4842 D024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4842 1028 | 0x4842 3028 | 0x4842 5028 | 0x4842 D028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4842 102C | 0x4842 302C | 0x4842 502C | 0x4842 D02C |
Table 16-470 PER2_TA Register Mapping Summary 2Register Name | Type | Register Width (Bits) | Address Offset | MCASP4_DAT_TARG L3_MAIN Physical Address | MCASP5_DAT_TARG L3_MAIN Physical Address | ATL_TARG L3_MAIN Physical Address | PWM1_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4843 7000 | 0x4843 B000 | 0x4843 D000 | 0x4843 F000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4843 7004 | 0x4843 B004 | 0x4843 D004 | 0x4843 F004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4843 7018 | 0x4843 B018 | 0x4843 D018 | 0x4843 F018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4843 701C | 0x4843 B01C | 0x4843 D01C | 0x4843 F01C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4843 7020 | 0x4843 B020 | 0x4843 D020 | 0x4843 F020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4843 7024 | 0x4843 B024 | 0x4843 D024 | 0x4843 F024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4843 7028 | 0x4843 B028 | 0x4843 D028 | 0x4843 F028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4843 702C | 0x4843 B02C | 0x4843 D02C | 0x4843 F02C |
Table 16-471 PER2_TA Register Mapping Summary 3Register Name | Type | Register Width (Bits) | Address Offset | PWM2_TARG L3_MAIN Physical Address | PWM3_TARG L3_MAIN Physical Address | VCP1_CFG_TARG L3_MAIN Physical Address | VCP2_CFG_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4844 1000 | 0x4844 3000 | 0x4844 7000 | 0x4844 9000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4844 1004 | 0x4844 3004 | 0x4844 7004 | 0x4844 9004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4844 1018 | 0x4844 3018 | 0x4844 7018 | 0x4844 9018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4844 101C | 0x4844 301C | 0x4844 701C | 0x4844 901C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4844 1020 | 0x4844 3020 | 0x4844 7020 | 0x4844 9020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4844 1024 | 0x4844 3024 | 0x4844 7024 | 0x4844 9024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4844 1028 | 0x4844 3028 | 0x4844 7028 | 0x4844 9028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4844 102C | 0x4844 302C | 0x4844 702C | 0x4844 902C |
Table 16-472 PER2_TA Register Mapping Summary 4Register Name | Type | Register Width (Bits) | Address Offset | MCASP6_DAT_TARG L3_MAIN Physical Address | MCASP7_DAT_TARG L3_MAIN Physical Address | MCASP8_DAT_TARG L3_MAIN Physical Address | MCASP1_CFG_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4844 D000 | 0x4845 1000 | 0x4845 5000 | 0x4846 2000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4844 D004 | 0x4845 1004 | 0x4845 5004 | 0x4846 2004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4844 D018 | 0x4845 1018 | 0x4845 5018 | 0x4846 2018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4844 D01C | 0x4845 101C | 0x4845 501C | 0x4846 201C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4844 D020 | 0x4845 1020 | 0x4845 5020 | 0x4846 2020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4844 D024 | 0x4845 1024 | 0x4845 5024 | 0x4846 2024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4844 D028 | 0x4845 1028 | 0x4845 5028 | 0x4846 2028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4844 D02C | 0x4845 102C | 0x4845 502C | 0x4846 202C |
Table 16-473 PER2_TA Register Mapping Summary 5Register Name | Type | Register Width (Bits) | Address Offset | MCASP2_CFG_TARG L3_MAIN Physical Address | MCASP3_CFG_TARG L3_MAIN Physical Address | MCASP4_CFG_TARG L3_MAIN Physical Address | MCASP5_CFG_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4846 6000 | 0x4846 A000 | 0x4846 E000 | 0x4847 2000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4846 6004 | 0x4846 A004 | 0x4846 E004 | 0x4847 2004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4846 6018 | 0x4846 A018 | 0x4846 E018 | 0x4847 2018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4846 601C | 0x4846 A01C | 0x4846 E01C | 0x4847 201C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4846 6020 | 0x4846 A020 | 0x4846 E020 | 0x4847 2020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4846 6024 | 0x4846 A024 | 0x4846 E024 | 0x4847 2024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4846 6028 | 0x4846 A028 | 0x4846 E028 | 0x4847 2028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4846 602C | 0x4846 A02C | 0x4846 E02C | 0x4847 202C |
Table 16-474 PER2_TA Register Mapping Summary 6Register Name | Type | Register Width (Bits) | Address Offset | MCASP6_CFG_TARG L3_MAIN Physical Address | MCASP7_CFG_TARG L3_MAIN Physical Address | MCASP8_CFG_TARG L3_MAIN Physical Address | DCAN2_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4847 6000 | 0x4847 A000 | 0x4847 E000 | 0x4848 2000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4847 6004 | 0x4847 A004 | 0x4847 E004 | 0x4848 2004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4847 6018 | 0x4847 A018 | 0x4847 E018 | 0x4848 2018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4847 601C | 0x4847 A01C | 0x4847 E01C | 0x4848 201C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4847 6020 | 0x4847 A020 | 0x4847 E020 | 0x4848 2020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4847 6024 | 0x4847 A024 | 0x4847 E024 | 0x4848 2024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4847 6028 | 0x4847 A028 | 0x4847 E028 | 0x4848 2028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4847 602C | 0x4847 A02C | 0x4847 E02C | 0x4848 202C |
Table 16-475 PER2_TA Register Mapping Summary 7 Table 16-476 PER3_TA Register Mapping Summary 1Register Name | Type | Register Width (Bits) | Address Offset | MBX13_TARG L3_MAIN Physical Address | OCMC_RAM1_TARG L3_MAIN Physical Address | OCMC_RAM2_TARG L3_MAIN Physical Address | OCMC_RAM3_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4880 3000 | 0x4880 5000 | 0x4880 B000 | 0x4881 1000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4880 3004 | 0x4880 5004 | 0x4880 B004 | 0x4881 3004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4880 3018 | 0x4880 5018 | 0x4880 B018 | 0x4881 3018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4880 301C | 0x4880 501C | 0x4880 B01C | 0x4881 301C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4880 3020 | 0x4880 5020 | 0x4880 B020 | 0x4881 3020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4880 3024 | 0x4880 5024 | 0x4880 B024 | 0x4881 3024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4880 3028 | 0x4880 5028 | 0x4880 B028 | 0x4881 3028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4880 302C | 0x4880 502C | 0x4880 B02C | 0x4881 302C |
Table 16-477 PER3_TA Register Mapping Summary 2Register Name | Type | Register Width (Bits) | Address Offset | MMU1_TARG L3_MAIN Physical Address | MMU2_TARG L3_MAIN Physical Address | TIMER5_TARG L3_MAIN Physical Address | TIMER6_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4881 D000 | 0x4881 F000 | 0x4882 1000 | 0x4882 3000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4881 D004 | 0x4881 F004 | 0x4882 1004 | 0x4882 3004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4881 D018 | 0x4881 F018 | 0x4882 1018 | 0x4882 3018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4881 D01C | 0x4881 F01C | 0x4882 101C | 0x4882 301C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4881 D020 | 0x4881 F020 | 0x4882 1020 | 0x4882 3020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4881 D024 | 0x4881 F024 | 0x4882 1024 | 0x4882 3024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4881 D028 | 0x4881 F028 | 0x4882 1028 | 0x4882 3028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4881 D02C | 0x4881 F02C | 0x4882 102C | 0x4882 302C |
Table 16-478 PER3_TA Register Mapping Summary 3Register Name | Type | Register Width (Bits) | Address Offset | TIMER7_TARG L3_MAIN Physical Address | TIMER8_TARG L3_MAIN Physical Address | TIMER13_TARG L3_MAIN Physical Address | TIMER14_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4882 5000 | 0x4882 7000 | 0x4882 9000 | 0x4882 B000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4882 5004 | 0x4882 7004 | 0x4882 9004 | 0x4882 B004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4882 5018 | 0x4882 7018 | 0x4882 9018 | 0x4882 B018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4882 501C | 0x4882 701C | 0x4882 901C | 0x4882 B01C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4882 5020 | 0x4882 7020 | 0x4882 9020 | 0x4882 B020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4882 5024 | 0x4882 7024 | 0x4882 9024 | 0x4882 B024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4882 5028 | 0x4882 7028 | 0x4882 9028 | 0x4882 B028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4882 502C | 0x4882 702C | 0x4882 902C | 0x4882 B02C |
Table 16-479 PER3_TA Register Mapping Summary 4Register Name | Type | Register Width (Bits) | Address Offset | TIMER15_TARG L3_MAIN Physical Address | TIMER16_TARG L3_MAIN Physical Address | RTC_TARG L3_MAIN Physical Address | MBX2_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4882 D000 | 0x4882 F000 | 0x4883 9000 | 0x4883 B000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4882 D004 | 0x4882 F004 | 0x4883 9004 | 0x4883 B004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4882 D018 | 0x4882 F018 | 0x4883 9018 | 0x4883 B018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4882 D01C | 0x4882 F01C | 0x4883 901C | 0x4883 B01C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4882 D020 | 0x4882 F020 | 0x4883 9020 | 0x4883 B020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4882 D024 | 0x4882 F024 | 0x4883 9024 | 0x4883 B024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4882 D028 | 0x4882 F028 | 0x4883 9028 | 0x4883 B028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4882 D02C | 0x4882 F02C | 0x4883 902C | 0x4883 B02C |
Table 16-480 PER3_TA Register Mapping Summary 5Register Name | Type | Register Width (Bits) | Address Offset | MBX3_TARG L3_MAIN Physical Address | MBX4_TARG L3_MAIN Physical Address | MBX5_TARG L3_MAIN Physical Address | MBX6_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4883 D000 | 0x4883 F000 | 0x4884 1000 | 0x4884 3000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4883 D004 | 0x4883 F004 | 0x4884 1004 | 0x4884 3004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4883 D018 | 0x4883 F018 | 0x4884 1018 | 0x4884 3018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4883 D01C | 0x4883 F01C | 0x4884 101C | 0x4884 301C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4883 D020 | 0x4883 F020 | 0x4884 1020 | 0x4884 3020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4883 D024 | 0x4883 F024 | 0x4884 1024 | 0x4884 3024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4883 D028 | 0x4883 F028 | 0x4884 1028 | 0x4884 3028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4883 D02C | 0x4883 F02C | 0x4884 102C | 0x4884 302C |
Table 16-481 PER3_TA Register Mapping Summary 6 Table 16-482 PER3_TA Register Mapping Summary 7Register Name | Type | Register Width (Bits) | Address Offset | MBX9_TARG L3_MAIN Physical Address | MBX10_TARG L3_MAIN Physical Address | MBX11_TARG L3_MAIN Physical Address | MBX12_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4885 F000 | 0x4886 1000 | 0x4886 3000 | 0x4886 5000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4885 F004 | 0x4886 1004 | 0x4886 3004 | 0x4886 5004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4885 F018 | 0x4886 1018 | 0x4886 3018 | 0x4886 5018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4885 F01C | 0x4886 101C | 0x4886 301C | 0x4886 501C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4885 F020 | 0x4886 1020 | 0x4886 3020 | 0x4886 5020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4885 F024 | 0x4886 1024 | 0x4886 3024 | 0x4886 5024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4885 F028 | 0x4886 1028 | 0x4886 3028 | 0x4886 5028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4885 F02C | 0x4886 102C | 0x4886 302C | 0x4886 502C |
Table 16-483 PER3_TA Register Mapping Summary 8Register Name | Type | Register Width (Bits) | Address Offset | USB1_CFG_TARG L3_MAIN Physical Address | USB2_CFG_TARG L3_MAIN Physical Address | USB3_CFG_TARG L3_MAIN Physical Address | USB4_CFG_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x488A 0000 | 0x488E 0000 | 0x4892 0000 | 0x4896 0000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x488A 0004 | 0x488E 0004 | 0x4892 0004 | 0x4896 0004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x488A 0018 | 0x488E 0018 | 0x4892 0018 | 0x4896 0018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x488A 001C | 0x488E 001C | 0x4892 001C | 0x4896 001C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x488A 0020 | 0x488E 0020 | 0x4892 0020 | 0x4896 0020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x488A 0024 | 0x488E 0024 | 0x4892 0024 | 0x4896 0024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x488A 0028 | 0x488E 0028 | 0x4892 0028 | 0x4896 0028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x488A 002C | 0x488E 002C | 0x4892 002C | 0x4896 002C |
Table 16-484 PER3_TA Register Mapping Summary 9Register Name | Type | Register Width (Bits) | Address Offset | VIP1_TARG L3_MAIN Physical Address | VIP2_TARG L3_MAIN Physical Address | CAL_TARG L3_MAIN Physical Address | VPE_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4898 0000 | 0x489A 0000 | 0x489C 0000 | 0x489E 0000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4898 0004 | 0x489A 0004 | 0x489C 0004 | 0x489E 0004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4898 0018 | 0x489A 0018 | 0x489C 0018 | 0x489E 0018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4898 001C | 0x489A 001C | 0x489C 001C | 0x489E 001C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4898 0020 | 0x489A 0020 | 0x489C 0020 | 0x489E 0020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4898 0024 | 0x489A 0024 | 0x489C 0024 | 0x489E 0024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4898 0028 | 0x489A 0028 | 0x489C 0028 | 0x489E 0028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4898 002C | 0x489A 002C | 0x489C 002C | 0x489E 002C |
Table 16-485 WKUP_TA Register Mapping Summary 1 Table 16-486 WKUP_TA Register Mapping Summary 2 Table 16-487 WKUP_TA Register Mapping Summary 3Register Name | Type | Register Width (Bits) | Address Offset | KBD_TARG L3_MAIN Physical Address | TIMER12_TARG L3_MAIN Physical Address | UART10_TARG L3_MAIN Physical Address | DCAN1_TARG L3_MAIN Physical Address |
---|
L4_TA_COMPONENT_L | R | 32 | 0x0000 0000 | 0x4AE1 D000 | 0x4AE2 1000 | 0x4AE2 C000 | 0x4AE3 E000 |
L4_TA_COMPONENT_H | R | 32 | 0x0000 0004 | 0x4AE1 D004 | 0x4AE2 1004 | 0x4AE2 C004 | 0x4AE3 E004 |
L4_TA_CORE_L | R | 32 | 0x0000 0018 | 0x4AE1 D018 | 0x4AE2 1018 | 0x4AE2 C018 | 0x4AE3 E018 |
L4_TA_CORE_H | R | 32 | 0x0000 001C | 0x4AE1 D01C | 0x4AE2 101C | 0x4AE2 C01C | 0x4AE3 E01C |
L4_TA_AGENT_CONTROL_L | RW | 32 | 0x0000 0020 | 0x4AE1 D020 | 0x4AE2 1020 | 0x4AE2 C020 | 0x4AE3 E020 |
L4_TA_AGENT_CONTROL_H | R | 32 | 0x0000 0024 | 0x4AE1 D024 | 0x4AE2 1024 | 0x4AE2 C024 | 0x4AE3 E024 |
L4_TA_AGENT_STATUS_L | R | 32 | 0x0000 0028 | 0x4AE1 D028 | 0x4AE2 1028 | 0x4AE2 C028 | 0x4AE3 E028 |
L4_TA_AGENT_STATUS_H | R | 32 | 0x0000 002C | 0x4AE1 D02C | 0x4AE2 102C | 0x4AE2 C02C | 0x4AE3 E02C |