SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
The IPIPEIF module generates two interrupts:
The interrupts are enabled from the ISP5_IRQENABLE_SET_i[9] IPIPEIF_IRQ bit (where i = 0 to 3 for the line that will be mapped to the four lines of the ISP). Then, each line from the ISP is sent to the ISS top level, where it is muxed with other ISS modules for a total output of six interrupt lines. See Section 9.1.2, ISS Functional Description.
For additional information on IPIPEIF events see Section 9.3.3.4.16, ISS ISP IPIPEIF Module Events and Status Checking.