SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0000 0x4480 0000 0x4500 0000 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDHOSTHDR_COREREG_CORECODE | RESERVED | STDHOSTHDR_COREREG_VENDORCODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x000 | |
21:16 | STDHOSTHDR_COREREG_CORECODE | The Core Code field is a constant reporting a vendor-specific core generator code. Type: Constant. Reset value: 0x1A. | R | 0x1A |
15:1 | RESERVED | R | 0x0000 | |
0 | STDHOSTHDR_COREREG_VENDORCODE | The Vendor Code field is a constant reporting the core generator vendor code. Type: Constant. Reset value: 0x1. | R | 1 |
Read 0x0: Third-party vendor. | ||||
Read 0x1: |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0004 0x4480 0004 0x4500 0004 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STDHOSTHDR_VERSIONREG_REVISIONID | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:24 | STDHOSTHDR_VERSIONREG_REVISIONID | The Revision Identifier field is a constant reporting the core generator revision number. Type: Constant. Reset value: 0x0. | R | 0x00 |
23:0 | STDHOSTHDR_VERSIONREG_COREPARAMSCHECKSUM | Reserved. Type: Reserved. Reset value: Reserved. | R | 0x000000 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0008 0x4480 0008 0x4500 0008 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDHOSTHDR_MAINCTLREG_FLT | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:3 | RESERVED | R | 0x0000 0000 | |
2 | STDHOSTHDR_MAINCTLREG_FLT | Asserted when a Fault condition is detected: if the unit includes Error Logging, Fault is asserted when the Fault Control register field indicates a Fault, and de-asserted when FltCnt is reset. If no Error Logging is implemented, this bit becomes unit-dependent. In all cases, Flt bit and Flt pin (service network) have the same logical level. Type: Status. Reset value: X. | R | 0 |
1:0 | RESERVED | R | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0040 0x4480 0040 0x4500 0040 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_SVRTSTDLVL_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0000 0000 | |
1:0 | STDERRLOG_SVRTSTDLVL_0 | Severity level parameters Type: Control. Reset value: 0x2. | RW | 0x2 |
0x0: Error logging is disabled. | ||||
0x1: Errors are logged with severity level Error. | ||||
0x2: Errors are logged with severity level Fault. |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0044 0x4480 0044 0x4500 0044 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_SVRTCUSTOMLVL_0 |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:2 | RESERVED | R | 0x0000 0000 | |
1:0 | STDERRLOG_SVRTCUSTOMLVL_0 | Severity level parameters Type: Control. Reset value: 0x2. | RW | 0x2 |
0x0: Error logging is disabled. | ||||
0x1: Errors are logged with severity level Error. | ||||
0x2: Errors are logged with severity level Fault. |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0048 0x4480 0048 0x4500 0048 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STDERRLOG_MAIN_CLRLOG | RESERVED | STDERRLOG_MAIN_FLTCNT | STDERRLOG_MAIN_ERRCNT | RESERVED | STDERRLOG_MAIN_ERRTYPE | STDERRLOG_MAIN_ERRLOGVLD |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | STDERRLOG_MAIN_CLRLOG | Clears "Error Logging Valid" bit when written to 1. Type: Give_AutoCleared. Reset value: 0x0. | RW | 0 |
30:20 | RESERVED | R | 0x000 | |
19 | STDERRLOG_MAIN_FLTCNT | Asserted when at least one error with severity level FAULT is detected. Reset when written to 1. Type: Take. Reset value: 0x0. | RW | 0 |
18 | STDERRLOG_MAIN_ERRCNT | Asserted when at least one error with severity level ERROR is detected. Reset when written to 1. Type: Take. Reset value: 0x0. | RW | 0 |
17:2 | RESERVED | R | 0x0000 | |
1 | STDERRLOG_MAIN_ERRTYPE | Indicates logging type. Type: Status. Reset value: X. | R | 0 |
Read 0x0: Logged Error format is standard (header and necker recorded). | ||||
Read 0x1: Logged Error format is module dependent. CustomInfo register(s) may be implemented to store additional information. | ||||
0 | STDERRLOG_MAIN_ERRLOGVLD | Error Logging Valid. Asserted when logging information is valid(indicates that an error has been logged). Type: Status. Reset value: X. | R | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 004C 0x4480 004C 0x4500 004C | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_HDR_LEN1 | RESERVED | STDERRLOG_HDR_STOPOFSWRPSZ | STDERRLOG_HDR_ERR | RESERVED | STDERRLOG_HDR_PRESSURE | RESERVED | STDERRLOG_HDR_OPCODE |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:28 | RESERVED | R | 0x00 | |
27:18 | STDERRLOG_HDR_LEN1 | This field contains the number of payload cell(s) minus one of the logged packet. Type: Status. Reset value: X. | R | 0x00 |
17:16 | RESERVED | R | 0x0 | |
15:12 | STDERRLOG_HDR_STOPOFSWRPSZ | StopOfs or WrapSize field of the logged packet (meaning depends on Wrp bit of logged opcode). Type: Status. Reset value: X. | R | 0x0 |
11 | STDERRLOG_HDR_ERR | Err bit of the logged packet. Type: Status. Reset value: X. | R | 0 |
10:8 | RESERVED | R | 0x0 | |
7:6 | STDERRLOG_HDR_PRESSURE | Pressure field of the logged packet. Type: Status. Reset value: X. | R | 0 |
5:4 | RESERVED | R | 0x0 | |
3:0 | STDERRLOG_HDR_OPCODE | Opcode of the logged packet. Type: Status. Reset value: X. 0x0: Store without acknowledge, incrementing burst, non-atomic request 0x1: Store without acknowledge, wrapping burst, non-atomic request 0x2: Store with acknowledge, incrementing burst, non-atomic request 0x3: Store with acknowledge, wrapping burst, non-atomic request 0x4: Load, incrementing burst, non-atomic request 0x5: Load, wrapping burst, non-atomic request 0x6: Control packet 0x7: Flush 0x8: Store without acknowledge, incrementing burst, atomic request 0x9: Store without acknowledge, wrapping burst, atomic request 0xA: Store with acknowledge, incrementing burst, atomic request 0xB: Store with acknowledge, wrapping burst, atomic request 0xC: Load, incrementing burst, atomic request 0xD: Load, wrapping burst, atomic request 0xE: Reserved 0xF: Reserved | R | 0x0 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0050 0x4480 0050 0x4500 0050 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_MSTADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | R | 0x000000 | |
7:0 | STDERRLOG_MSTADDR | Master Address field of the logged packet. Type: Status. Reset value: X. | R | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0054 0x4480 0054 0x4500 0054 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_SLVADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:7 | RESERVED | R | 0x0000000 | |
6:0 | STDERRLOG_SLVADDR | Slave Address field of the logged packet. Type: Status. Reset value: X. | R | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0058 0x4480 0058 0x4500 0058 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_INFO |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | R | 0x000000 | |
7:0 | STDERRLOG_INFO | Info field of the logged packet. Type: Status. Reset value: X. | R | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 005C 0x4480 005C 0x4500 005C | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
STDERRLOG_SLVOFSLSB |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | STDERRLOG_SLVOFSLSB | LSB of the "slave offset" field, concatenated with "start offset" field of the logged packet. Type: Status. Reset value: X. | R | 0x0000 0000 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0060 0x4480 0060 0x4500 0060 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_SLVOFSMSB |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0000 0000 | |
0 | STDERRLOG_SLVOFSMSB | MSB of the "slave offset" field of the logged packet (according to NTTP packet format, this register field may exceed the actual "slave offset" size. Unused bits are stuck at 0, if any). Type: Status. Reset value: X. | R | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0064 0x4480 0064 0x4500 0064 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_CUSTOMINFO_MSTADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | R | 0x000000 | |
7:0 | STDERRLOG_CUSTOMINFO_MSTADDR | Type: Status. Reset value: X. | R | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0068 0x4480 0068 0x4500 0068 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_CUSTOMINFO_INFO |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:8 | RESERVED | R | 0x000000 | |
7:0 | STDERRLOG_CUSTOMINFO_INFO | Type: Status. Reset value: X. | R | 0x00 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 006C 0x4480 006C 0x4500 006C | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_CUSTOMINFO_WR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0000 0000 | |
0 | STDERRLOG_CUSTOMINFO_WR | Type: Status. Reset value: X. | R | 0 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0070 0x4480 0070 0x4500 0070 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_CUSTOMINFO_ADDR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:21 | RESERVED | R | 0x000 | |
20:0 | STDERRLOG_CUSTOMINFO_ADDR | Type: Status. Reset value: X. | R | 0x000000 |
L3_MAIN Interconnect |
Address Offset | See Table 16-62. | ||
Physical Address | 0x4400 0074 0x4480 0074 0x4500 0074 | Instance | CLK1_HOST_CLK1_1 CLK1_HOST_CLK1_2 CLK2_HOST_CLK2_1 |
Description | |||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STDERRLOG_CUSTOMINFO_DECERR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:1 | RESERVED | R | 0x0000 0000 | |
0 | STDERRLOG_CUSTOMINFO_DECERR | Type: Status. Reset value: X. | R | 0 |
L3_MAIN Interconnect |