SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
The VP interfaces are slave interfaces; one is connected to IPIPE, and the other to IPIPEIF (or GLBCE from the NSF-GLBCE data flow switch). These interfaces are for data transfer. Table 9-185 lists the format supported across IPIPE/IPIPEIF and RSZ. Signals coming from IPIPE and IPIPEIF can be write-enable signals. The RSZ_SRC_MODE[1] WRT bit is set whether or not the write enable signals are considered. This is a line-valid qualifier. This signal is sampled on the rising edge of HD, and the value is used for the full line.
VP Signals: From IPIPE and IPIPEIF(or GLBCE) Modules (dat[15:0] Register) | ||||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
RAW16 | R15 | R14 | R13 | R12 | R11 | R10 | R9 | R8 | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
YUV4:2:2 16 bits | Y7 | Y6 | Y5 | Y4 | Y3 | Y2 | Y1 | Y0 | Cb7 Cr7 | Cb6 Cr6 | Cb5 Cr5 | Cb4 Cr4 | Cb3 Cr3 | Cb2 Cr2 | Cb1 Cr1 | Cb0 Cr0 |
YUV4:2:0 Y data | Y7 | Y6 | Y5 | Y4 | Y3 | Y2 | Y1 | Y0 | Low | Low | Low | Low | Low | Low | Low | Low |
YUV4:2:0 Cb/Cr data | Low | Low | Low | Low | Low | Low | Low | Low | Cb7 Cr7 | Cb6 Cr6 | Cb5 Cr5 | Cb4 Cr4 | Cb3 Cr3 | Cb2 Cr2 | Cb1 Cr1 | Cb0 Cr0 |
The formats are set from the IPIPE and IPIPEIF registers. For more information, see Section 9.3.3.5, ISS ISP IPIPE Functional Description, and Section 9.3.3.4, ISS ISP IPIPEIF Functional Description.