SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
The procedure in Table 17-31 provides the sequence for error handling.
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Enable interrupt for selected type of error. | DMM_PAT_IRQENABLE_SET[15:9] DMM_PAT_IRQENABLE_SET[7:0] | xxx |
When interrupt occurs | ||
Disable type of error to handle. | DMM_PAT_IRQENABLE_CLR[15:9] DMM_PAT_IRQENABLE_CLR[7:0] | xxx |
Check error status. | DMM_PAT_IRQSTATUS[15:9] DMM_PAT_IRQSTATUS[7:0] | xxx |