SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Register Name | Type | Register Width (Bits) | Address Offset | CAL_B L3_MAIN Physical Address |
---|---|---|---|---|
CAL_HL_REVISION | R | 32 | 0x0000 0000 | 0x4221 3000 |
CAL_HL_HWINFO | R | 32 | 0x0000 0004 | 0x4221 3004 |
CAL_HL_SYSCONFIG | RW | 32 | 0x0000 0010 | 0x4221 3010 |
CAL_HL_IRQ_EOI | RW | 32 | 0x0000 001C | 0x4221 301C |
CAL_HL_IRQSTATUS_RAW_j (3) | RW | 32 | 0x0000 0020 + (0x10 * j) | 0x4221 3020 + (0x10 * j) |
CAL_HL_IRQSTATUS_j (3) | RW | 32 | 0x0000 0024 + (0x10 * j) | 0x4221 3024 + (0x10 * j) |
CAL_HL_IRQENABLE_SET_j (3) | RW | 32 | 0x0000 0028 + (0x10 * j) | 0x4221 3028 + (0x10 * j) |
CAL_HL_IRQENABLE_CLR_j (3) | RW | 32 | 0x0000 002C + (0x10 * j) | 0x4221 302C + (0x10 * j) |
CAL_PIX_PROC_i (1) | RW | 32 | 0x0000 00C0 + (0x4 * i) | 0x4221 30C0 + (0x4 * i) |
CAL_CTRL | RW | 32 | 0x0000 0100 | 0x4221 3100 |
CAL_CTRL1 | RW | 32 | 0x0000 0104 | 0x4221 3104 |
CAL_LINE_NUMBER_EVT | RW | 32 | 0x0000 0108 | 0x4221 3108 |
CAL_VPORT_CTRL1 | RW | 32 | 0x0000 0120 | 0x4221 3120 |
CAL_VPORT_CTRL2 | RW | 32 | 0x0000 0124 | 0x4221 3124 |
CAL_BYS_CTRL1 | RW | 32 | 0x0000 0130 | 0x4221 3130 |
CAL_BYS_CTRL2 | RW | 32 | 0x0000 0134 | 0x4221 3134 |
CAL_RD_DMA_CTRL | RW | 32 | 0x0000 0140 | 0x4221 3140 |
CAL_RD_DMA_PIX_ADDR | RW | 32 | 0x0000 0144 | 0x4221 3144 |
CAL_RD_DMA_PIX_OFST | RW | 32 | 0x0000 0148 | 0x4221 3148 |
CAL_RD_DMA_XSIZE | RW | 32 | 0x0000 014C | 0x4221 314C |
CAL_RD_DMA_YSIZE | RW | 32 | 0x0000 0150 | 0x4221 3150 |
CAL_RD_DMA_INIT_ADDR | RW | 32 | 0x0000 0154 | 0x4221 3154 |
CAL_RD_DMA_INIT_OFST | RW | 32 | 0x0000 0168 | 0x4221 3168 |
CAL_RD_DMA_CTRL2 | RW | 32 | 0x0000 016C | 0x4221 316C |
CAL_WR_DMA_CTRL_k (2) | RW | 32 | 0x0000 0200 + (0x10 * k) | 0x4221 3200 + (0x10 * k) |
CAL_WR_DMA_ADDR_k (2) | RW | 32 | 0x0000 0204 + (0x10 * k) | 0x4221 3204 + (0x10 * k) |
CAL_WR_DMA_OFST_k (2) | RW | 32 | 0x0000 0208 + (0x10 * k) | 0x4221 3208 + (0x10 * k) |
CAL_WR_DMA_XSIZE_k (2) | RW | 32 | 0x0000 020C + (0x10 * k) | 0x4221 320C + (0x10 * k) |
CAL_CSI2_PPI_CTRL_l (4) | RW | 32 | 0x0000 0300 + (0x80 * l) | 0x4221 3300 + (0x80 * l) |
CAL_CSI2_COMPLEXIO_CFG_l (4) | RW | 32 | 0x0000 0304 + (0x80 * l) | 0x4221 3304 + (0x80 * l) |
CAL_CSI2_COMPLEXIO_IRQSTATUS_l (4) | RW | 32 | 0x0000 0308 + (0x80 * l) | 0x4221 3308 + (0x80 * l) |
CAL_CSI2_SHORT_PACKET_l (4) | R | 32 | 0x0000 030C + (0x80 * l) | 0x4221 330C + (0x80 * l) |
CAL_CSI2_COMPLEXIO_IRQENABLE_l (4) | RW | 32 | 0x0000 0310 + (0x80 * l) | 0x4221 3310 + (0x80 * l) |
CAL_CSI2_TIMING_l(4) | RW | 32 | 0x0000 0314 + (0x80 * l) | 0x4221 3314 + (0x80 * l) |
CAL_CSI2_VC_IRQENABLE_l (4) | RW | 32 | 0x0000 0318 + (0x80 * l) | 0x4221 3318 + (0x80 * l) |
CAL_CSI2_VC_IRQSTATUS_l (4) | RW | 32 | 0x0000 0328 + (0x80 * l) | 0x4221 3328 + (0x80 * l) |
CAL_CSI2_CTX0_l (4) | RW | 32 | 0x0000 0330 + (0x80 * l) | 0x4221 3330 + (0x80 * l) |
CAL_CSI2_CTX1_l (4) | RW | 32 | 0x0000 0334 + (0x80 * l) | 0x4221 3334 + (0x80 * l) |
CAL_CSI2_CTX2_l (4) | RW | 32 | 0x0000 0338 + (0x80 * l) | 0x4221 3338 + (0x80 * l) |
CAL_CSI2_CTX3_l (4) | RW | 32 | 0x0000 033C + (0x80 * l) | 0x4221 333C + (0x80 * l) |
CAL_CSI2_CTX4_l (4) | RW | 32 | 0x0000 0340 + (0x80 * l) | 0x4221 3340 + (0x80 * l) |
CAL_CSI2_CTX5_l (4) | RW | 32 | 0x0000 0344 + (0x80 * l) | 0x4221 3344 + (0x80 * l) |
CAL_CSI2_CTX6_l (4) | RW | 32 | 0x0000 0348 + (0x80 * l) | 0x4221 3348 + (0x80 * l) |
CAL_CSI2_CTX7_l (4) | RW | 32 | 0x0000 034C + (0x80 * l) | 0x4221 334C + (0x80 * l) |
CAL_CSI2_STATUS0_l (4) | R | 32 | 0x0000 0350 + (0x80 * l) | 0x4221 3350 + (0x80 * l) |
CAL_CSI2_STATUS1_l (4) | R | 32 | 0x0000 0354 + (0x80 * l) | 0x4221 3354 + (0x80 * l) |
CAL_CSI2_STATUS2_l (4) | R | 32 | 0x0000 0358 + (0x80 * l) | 0x4221 3358 + (0x80 * l) |
CAL_CSI2_STATUS3_l (4) | R | 32 | 0x0000 035C + (0x80 * l) | 0x4221 335C + (0x80 * l) |
CAL_CSI2_STATUS4_l (4) | R | 32 | 0x0000 0360 + (0x80 * l) | 0x4221 3360 + (0x80 * l) |
CAL_CSI2_STATUS5_l (4) | R | 32 | 0x0000 0364 + (0x80 * l) | 0x4221 3364 + (0x80 * l) |
CAL_CSI2_STATUS6_l (4) | R | 32 | 0x0000 0368 + (0x80 * l) | 0x4221 3368 + (0x80 * l) |
CAL_CSI2_STATUS7_l (4) | R | 32 | 0x0000 036C + (0x80 * l) | 0x4221 336C + (0x80 * l) |