SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Table 2-12 describes the TILER view memory mapping.
Region Name | Start_Address (hex) | End_Address (hex) | Size | Description |
---|---|---|---|---|
TILER_VIEW_0 | 0x01_0000_0000 | 0x01_1FFF_FFFF | 512MiB | Natural view |
TILER_VIEW_1 | 0x01_2000_0000 | 0x01_3FFF_FFFF | 512MiB | 0° view with vertical mirror |
TILER_VIEW_2 | 0x01_4000_0000 | 0x01_5FFF_FFFF | 512MiB | 0° view with horizontal mirror |
TILER_VIEW_3 | 0x01_6000_0000 | 0x01_7FFF_FFFF | 512MiB | 180° view |
TILER_VIEW_4 | 0x01_8000_0000 | 0x01_9FFF_FFFF | 512MiB | 90° view with vertical mirror |
TILER_VIEW_5 | 0x01_A000_0000 | 0x01_BFFF_FFFF | 512MiB | 270° view |
TILER_VIEW_6 | 0x01_C000_0000 | 0x01_DFFF_FFFF | 512MiB | 90° view |
TILER_VIEW_7 | 0x01_E000_0000 | 0x01_FFFF_FFFF | 512MiB | 90° view with horizontal mirror |
TILER view memory space is only visible for Display Subsystem (DSS) and Camera Adapter Layer (CAL). CAL can access TILER view memory space by programming the CTRL_CORE_SMA_SW_3[30] CAL_TILED_MEMORY_SPACE register bit.