SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Register Name | Type | Register Width (Bits) | Address Offset | CM_CORE_AON__IPU Physical Address L4_CFG Interconnect |
---|---|---|---|---|
CM_IPU1_CLKSTCTRL | RW | 32 | 0x0000 0000 | 0x4A00 5500 |
CM_IPU1_STATICDEP | RW | 32 | 0x0000 0004 | 0x4A00 5504 |
CM_IPU1_DYNAMICDEP | RW | 32 | 0x0000 0008 | 0x4A00 5508 |
CM_IPU1_IPU1_CLKCTRL | RW | 32 | 0x0000 0020 | 0x4A00 5520 |
CM_IPU_CLKSTCTRL | RW | 32 | 0x0000 0040 | 0x4A00 5540 |
CM_IPU_MCASP1_CLKCTRL | RW | 32 | 0x0000 0050 | 0x4A00 5550 |
CM_IPU_TIMER5_CLKCTRL | RW | 32 | 0x0000 0058 | 0x4A00 5558 |
CM_IPU_TIMER6_CLKCTRL | RW | 32 | 0x0000 0060 | 0x4A00 5560 |
CM_IPU_TIMER7_CLKCTRL | RW | 32 | 0x0000 0068 | 0x4A00 5568 |
CM_IPU_TIMER8_CLKCTRL | RW | 32 | 0x0000 0070 | 0x4A00 5570 |
CM_IPU_I2C5_CLKCTRL | RW | 32 | 0x0000 0078 | 0x4A00 5578 |
CM_IPU_UART6_CLKCTRL | RW | 32 | 0x0000 0080 | 0x4A00 5580 |